2019-06-04 10:11:33 +02:00
/* SPDX-License-Identifier: GPL-2.0-only */
2012-04-27 17:54:03 +05:30
/*
* Definitions for DDR memories based on JEDEC specs
*
* Copyright ( C ) 2012 Texas Instruments , Inc .
*
* Aneesh V < aneesh @ ti . com >
*/
2019-06-03 17:12:33 +09:00
# ifndef __JEDEC_DDR_H
# define __JEDEC_DDR_H
2012-04-27 17:54:03 +05:30
# include <linux/types.h>
/* DDR Densities */
# define DDR_DENSITY_64Mb 1
# define DDR_DENSITY_128Mb 2
# define DDR_DENSITY_256Mb 3
# define DDR_DENSITY_512Mb 4
# define DDR_DENSITY_1Gb 5
# define DDR_DENSITY_2Gb 6
# define DDR_DENSITY_4Gb 7
# define DDR_DENSITY_8Gb 8
# define DDR_DENSITY_16Gb 9
# define DDR_DENSITY_32Gb 10
/* DDR type */
# define DDR_TYPE_DDR2 1
# define DDR_TYPE_DDR3 2
# define DDR_TYPE_LPDDR2_S4 3
# define DDR_TYPE_LPDDR2_S2 4
# define DDR_TYPE_LPDDR2_NVM 5
2019-08-21 12:42:58 +02:00
# define DDR_TYPE_LPDDR3 6
2012-04-27 17:54:03 +05:30
/* DDR IO width */
# define DDR_IO_WIDTH_4 1
# define DDR_IO_WIDTH_8 2
# define DDR_IO_WIDTH_16 3
# define DDR_IO_WIDTH_32 4
/* Number of Row bits */
# define R9 9
# define R10 10
# define R11 11
# define R12 12
# define R13 13
# define R14 14
# define R15 15
# define R16 16
/* Number of Column bits */
# define C7 7
# define C8 8
# define C9 9
# define C10 10
# define C11 11
# define C12 12
/* Number of Banks */
# define B1 0
# define B2 1
# define B4 2
# define B8 3
/* Refresh rate in nano-seconds */
# define T_REFI_15_6 15600
# define T_REFI_7_8 7800
# define T_REFI_3_9 3900
/* tRFC values */
# define T_RFC_90 90000
# define T_RFC_110 110000
# define T_RFC_130 130000
# define T_RFC_160 160000
# define T_RFC_210 210000
# define T_RFC_300 300000
# define T_RFC_350 350000
/* Mode register numbers */
# define DDR_MR0 0
# define DDR_MR1 1
# define DDR_MR2 2
# define DDR_MR3 3
# define DDR_MR4 4
# define DDR_MR5 5
# define DDR_MR6 6
# define DDR_MR7 7
# define DDR_MR8 8
# define DDR_MR9 9
# define DDR_MR10 10
# define DDR_MR11 11
# define DDR_MR16 16
# define DDR_MR17 17
# define DDR_MR18 18
/*
* LPDDR2 related defines
*/
/* MR4 register fields */
# define MR4_SDRAM_REF_RATE_SHIFT 0
# define MR4_SDRAM_REF_RATE_MASK 7
# define MR4_TUF_SHIFT 7
# define MR4_TUF_MASK (1 << 7)
/* MR4 SDRAM Refresh Rate field values */
# define SDRAM_TEMP_NOMINAL 0x3
# define SDRAM_TEMP_RESERVED_4 0x4
# define SDRAM_TEMP_HIGH_DERATE_REFRESH 0x5
# define SDRAM_TEMP_HIGH_DERATE_REFRESH_AND_TIMINGS 0x6
# define SDRAM_TEMP_VERY_HIGH_SHUTDOWN 0x7
# define NUM_DDR_ADDR_TABLE_ENTRIES 11
# define NUM_DDR_TIMING_TABLE_ENTRIES 4
2021-10-07 01:46:58 +03:00
# define LPDDR2_MANID_SAMSUNG 1
# define LPDDR2_MANID_QIMONDA 2
# define LPDDR2_MANID_ELPIDA 3
# define LPDDR2_MANID_ETRON 4
# define LPDDR2_MANID_NANYA 5
# define LPDDR2_MANID_HYNIX 6
# define LPDDR2_MANID_MOSEL 7
# define LPDDR2_MANID_WINBOND 8
# define LPDDR2_MANID_ESMT 9
# define LPDDR2_MANID_SPANSION 11
# define LPDDR2_MANID_SST 12
# define LPDDR2_MANID_ZMOS 13
# define LPDDR2_MANID_INTEL 14
# define LPDDR2_MANID_NUMONYX 254
# define LPDDR2_MANID_MICRON 255
# define LPDDR2_TYPE_S4 0
# define LPDDR2_TYPE_S2 1
# define LPDDR2_TYPE_NVM 2
2012-04-27 17:54:03 +05:30
/* Structure for DDR addressing info from the JEDEC spec */
struct lpddr2_addressing {
u32 num_banks ;
u32 tREFI_ns ;
u32 tRFCab_ps ;
} ;
/*
* Structure for timings from the LPDDR2 datasheet
* All parameters are in pico seconds ( ps ) unless explicitly indicated
* with a suffix like tRAS_max_ns below
*/
struct lpddr2_timings {
u32 max_freq ;
u32 min_freq ;
u32 tRPab ;
u32 tRCD ;
u32 tWR ;
u32 tRAS_min ;
u32 tRRD ;
u32 tWTR ;
u32 tXP ;
u32 tRTP ;
u32 tCKESR ;
u32 tDQSCK_max ;
u32 tDQSCK_max_derated ;
u32 tFAW ;
u32 tZQCS ;
u32 tZQCL ;
u32 tZQinit ;
u32 tRAS_max_ns ;
} ;
/*
* Min value for some parameters in terms of number of tCK cycles ( nCK )
* Please set to zero parameters that are not valid for a given memory
* type
*/
struct lpddr2_min_tck {
u32 tRPab ;
u32 tRCD ;
u32 tWR ;
u32 tRASmin ;
u32 tRRD ;
u32 tWTR ;
u32 tXP ;
u32 tRTP ;
u32 tCKE ;
u32 tCKESR ;
u32 tFAW ;
} ;
extern const struct lpddr2_addressing
lpddr2_jedec_addressing_table [ NUM_DDR_ADDR_TABLE_ENTRIES ] ;
extern const struct lpddr2_timings
lpddr2_jedec_timings [ NUM_DDR_TIMING_TABLE_ENTRIES ] ;
extern const struct lpddr2_min_tck lpddr2_jedec_min_tck ;
2021-10-07 01:46:58 +03:00
/* Structure of MR8 */
union lpddr2_basic_config4 {
u32 value ;
struct {
unsigned int arch_type : 2 ;
unsigned int density : 4 ;
unsigned int io_width : 2 ;
} __packed ;
} ;
/*
* Structure for information about LPDDR2 chip . All parameters are
* matching raw values of standard mode register bitfields or set to
* - ENOENT if info unavailable .
*/
struct lpddr2_info {
int arch_type ;
int density ;
int io_width ;
int manufacturer_id ;
int revision_id1 ;
int revision_id2 ;
} ;
const char * lpddr2_jedec_manufacturer ( unsigned int manufacturer_id ) ;
2019-08-21 12:42:58 +02:00
/*
* Structure for timings for LPDDR3 based on LPDDR2 plus additional fields .
* All parameters are in pico seconds ( ps ) excluding max_freq , min_freq which
* are in Hz .
*/
struct lpddr3_timings {
u32 max_freq ;
u32 min_freq ;
u32 tRFC ;
u32 tRRD ;
u32 tRPab ;
u32 tRPpb ;
u32 tRCD ;
u32 tRC ;
u32 tRAS ;
u32 tWTR ;
u32 tWR ;
u32 tRTP ;
u32 tW2W_C2C ;
u32 tR2R_C2C ;
u32 tWL ;
u32 tDQSCK ;
u32 tRL ;
u32 tFAW ;
u32 tXSR ;
u32 tXP ;
u32 tCKE ;
u32 tCKESR ;
u32 tMRD ;
} ;
/*
* Min value for some parameters in terms of number of tCK cycles ( nCK )
* Please set to zero parameters that are not valid for a given memory
* type
*/
struct lpddr3_min_tck {
u32 tRFC ;
u32 tRRD ;
u32 tRPab ;
u32 tRPpb ;
u32 tRCD ;
u32 tRC ;
u32 tRAS ;
u32 tWTR ;
u32 tWR ;
u32 tRTP ;
u32 tW2W_C2C ;
u32 tR2R_C2C ;
u32 tWL ;
u32 tDQSCK ;
u32 tRL ;
u32 tFAW ;
u32 tXSR ;
u32 tXP ;
u32 tCKE ;
u32 tCKESR ;
u32 tMRD ;
} ;
2019-06-03 17:12:33 +09:00
# endif /* __JEDEC_DDR_H */