2015-07-10 02:09:45 +08:00
/*
* Copyright 2015 Freescale Semiconductor, Inc.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation.
*/
#include <dt-bindings/clock/imx6ul-clock.h>
#include <dt-bindings/gpio/gpio.h>
2016-01-20 11:08:56 +01:00
#include <dt-bindings/input/input.h>
2015-07-10 02:09:45 +08:00
#include <dt-bindings/interrupt-controller/arm-gic.h>
#include "imx6ul-pinfunc.h"
/ {
2016-11-12 13:30:35 -02:00
#address-cells = <1>;
#size-cells = <1>;
2017-01-23 14:54:10 -02:00
/*
* The decompressor and also some bootloaders rely on a
* pre-existing /chosen node to be available to insert the
* command line and merge other ATAGS info.
* Also for U-Boot there must be a pre-existing /memory node.
*/
chosen {};
2018-01-24 11:22:13 -02:00
memory { device_type = "memory"; };
2016-11-12 13:30:35 -02:00
2015-07-10 02:09:45 +08:00
aliases {
2015-07-28 15:30:41 +08:00
ethernet0 = &fec1;
ethernet1 = &fec2;
2015-07-10 02:09:45 +08:00
gpio0 = &gpio1;
gpio1 = &gpio2;
gpio2 = &gpio3;
gpio3 = &gpio4;
gpio4 = &gpio5;
i2c0 = &i2c1;
i2c1 = &i2c2;
i2c2 = &i2c3;
i2c3 = &i2c4;
mmc0 = &usdhc1;
mmc1 = &usdhc2;
serial0 = &uart1;
serial1 = &uart2;
serial2 = &uart3;
serial3 = &uart4;
serial4 = &uart5;
serial5 = &uart6;
serial6 = &uart7;
serial7 = &uart8;
2016-05-04 19:33:17 -03:00
sai1 = &sai1;
sai2 = &sai2;
sai3 = &sai3;
2015-07-10 02:09:45 +08:00
spi0 = &ecspi1;
spi1 = &ecspi2;
spi2 = &ecspi3;
spi3 = &ecspi4;
usbphy0 = &usbphy1;
usbphy1 = &usbphy2;
};
cpus {
#address-cells = <1>;
#size-cells = <0>;
cpu0: cpu@0 {
compatible = "arm,cortex-a7";
device_type = "cpu";
reg = <0>;
clock-latency = <61036>; /* two CLK32 periods */
operating-points = <
/* kHz uV */
2018-01-08 10:04:50 +08:00
696000 1275000
2016-04-25 16:38:47 -03:00
528000 1175000
396000 1025000
198000 950000
2015-07-10 02:09:45 +08:00
>;
fsl,soc-operating-points = <
/* KHz uV */
2018-01-08 10:04:50 +08:00
696000 1275000
2016-04-25 16:38:47 -03:00
528000 1175000
396000 1175000
198000 1175000
2015-07-10 02:09:45 +08:00
>;
clocks = <&clks IMX6UL_CLK_ARM>,
<&clks IMX6UL_CLK_PLL2_BUS>,
<&clks IMX6UL_CLK_PLL2_PFD2>,
<&clks IMX6UL_CA7_SECONDARY_SEL>,
<&clks IMX6UL_CLK_STEP>,
<&clks IMX6UL_CLK_PLL1_SW>,
2018-01-03 19:22:14 +08:00
<&clks IMX6UL_CLK_PLL1_SYS>;
2015-07-10 02:09:45 +08:00
clock-names = "arm", "pll2_bus", "pll2_pfd2_396m",
"secondary_sel", "step", "pll1_sw",
2018-01-03 19:22:14 +08:00
"pll1_sys";
2015-07-10 02:09:45 +08:00
arm-supply = <®_arm>;
soc-supply = <®_soc>;
};
};
2017-09-21 14:01:25 -03:00
intc: interrupt-controller@a01000 {
2017-01-18 09:27:28 +00:00
compatible = "arm,gic-400", "arm,cortex-a7-gic";
2018-01-10 22:04:50 +01:00
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
2015-07-10 02:09:45 +08:00
#interrupt-cells = <3>;
interrupt-controller;
2018-01-10 22:04:50 +01:00
interrupt-parent = <&intc>;
2015-07-10 02:09:45 +08:00
reg = <0x00a01000 0x1000>,
2017-01-18 09:27:28 +00:00
<0x00a02000 0x2000>,
2015-07-10 02:09:45 +08:00
<0x00a04000 0x2000>,
<0x00a06000 0x2000>;
};
2018-01-10 22:04:51 +01:00
timer {
compatible = "arm,armv7-timer";
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
interrupt-parent = <&intc>;
status = "disabled";
};
2015-07-10 02:09:45 +08:00
ckil: clock-cli {
compatible = "fixed-clock";
#clock-cells = <0>;
clock-frequency = <32768>;
clock-output-names = "ckil";
};
osc: clock-osc {
compatible = "fixed-clock";
#clock-cells = <0>;
clock-frequency = <24000000>;
clock-output-names = "osc";
};
ipp_di0: clock-di0 {
compatible = "fixed-clock";
#clock-cells = <0>;
clock-frequency = <0>;
clock-output-names = "ipp_di0";
};
ipp_di1: clock-di1 {
compatible = "fixed-clock";
#clock-cells = <0>;
clock-frequency = <0>;
clock-output-names = "ipp_di1";
};
2017-11-29 16:54:35 -02:00
tempmon: tempmon {
compatible = "fsl,imx6ul-tempmon", "fsl,imx6sx-tempmon";
interrupt-parent = <&gpc>;
interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
fsl,tempmon = <&anatop>;
nvmem-cells = <&tempmon_calib>, <&tempmon_temp_grade>;
nvmem-cell-names = "calib", "temp_grade";
clocks = <&clks IMX6UL_CLK_PLL3_USB_OTG>;
};
pmu {
compatible = "arm,cortex-a7-pmu";
interrupt-parent = <&gpc>;
interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
status = "disabled";
};
2015-07-10 02:09:45 +08:00
soc {
#address-cells = <1>;
#size-cells = <1>;
compatible = "simple-bus";
2015-08-04 01:12:12 +08:00
interrupt-parent = <&gpc>;
2015-07-10 02:09:45 +08:00
ranges;
2017-09-21 14:01:25 -03:00
ocram: sram@900000 {
2015-08-05 01:48:35 +08:00
compatible = "mmio-sram";
reg = <0x00900000 0x20000>;
};
2017-09-21 14:01:25 -03:00
dma_apbh: dma-apbh@1804000 {
2016-01-20 11:09:05 +01:00
compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
reg = <0x01804000 0x2000>;
interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
<0 13 IRQ_TYPE_LEVEL_HIGH>,
<0 13 IRQ_TYPE_LEVEL_HIGH>,
<0 13 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
#dma-cells = <1>;
dma-channels = <4>;
clocks = <&clks IMX6UL_CLK_APBHDMA>;
};
2017-09-21 14:01:25 -03:00
gpmi: gpmi-nand@1806000 {
2016-01-20 11:09:05 +01:00
compatible = "fsl,imx6q-gpmi-nand";
#address-cells = <1>;
#size-cells = <1>;
reg = <0x01806000 0x2000>, <0x01808000 0x2000>;
reg-names = "gpmi-nand", "bch";
interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "bch";
clocks = <&clks IMX6UL_CLK_GPMI_IO>,
<&clks IMX6UL_CLK_GPMI_APB>,
<&clks IMX6UL_CLK_GPMI_BCH>,
<&clks IMX6UL_CLK_GPMI_BCH_APB>,
<&clks IMX6UL_CLK_PER_BCH>;
clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
"gpmi_bch_apb", "per1_bch";
dmas = <&dma_apbh 0>;
dma-names = "rx-tx";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
aips1: aips-bus@2000000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,aips-bus", "simple-bus";
#address-cells = <1>;
#size-cells = <1>;
reg = <0x02000000 0x100000>;
ranges;
2017-09-21 14:01:25 -03:00
spba-bus@2000000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,spba-bus", "simple-bus";
#address-cells = <1>;
#size-cells = <1>;
reg = <0x02000000 0x40000>;
ranges;
2017-09-21 14:01:25 -03:00
ecspi1: ecspi@2008000 {
2015-07-10 02:09:45 +08:00
#address-cells = <1>;
#size-cells = <0>;
compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
reg = <0x02008000 0x4000>;
interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_ECSPI1>,
<&clks IMX6UL_CLK_ECSPI1>;
clock-names = "ipg", "per";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
ecspi2: ecspi@200c000 {
2015-07-10 02:09:45 +08:00
#address-cells = <1>;
#size-cells = <0>;
compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
reg = <0x0200c000 0x4000>;
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_ECSPI2>,
<&clks IMX6UL_CLK_ECSPI2>;
clock-names = "ipg", "per";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
ecspi3: ecspi@2010000 {
2015-07-10 02:09:45 +08:00
#address-cells = <1>;
#size-cells = <0>;
compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
reg = <0x02010000 0x4000>;
interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_ECSPI3>,
<&clks IMX6UL_CLK_ECSPI3>;
clock-names = "ipg", "per";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
ecspi4: ecspi@2014000 {
2015-07-10 02:09:45 +08:00
#address-cells = <1>;
#size-cells = <0>;
compatible = "fsl,imx6ul-ecspi", "fsl,imx51-ecspi";
reg = <0x02014000 0x4000>;
interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_ECSPI4>,
<&clks IMX6UL_CLK_ECSPI4>;
clock-names = "ipg", "per";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
uart7: serial@2018000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-uart",
"fsl,imx6q-uart";
reg = <0x02018000 0x4000>;
interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_UART7_IPG>,
<&clks IMX6UL_CLK_UART7_SERIAL>;
clock-names = "ipg", "per";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
uart1: serial@2020000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-uart",
"fsl,imx6q-uart";
reg = <0x02020000 0x4000>;
interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_UART1_IPG>,
<&clks IMX6UL_CLK_UART1_SERIAL>;
clock-names = "ipg", "per";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
uart8: serial@2024000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-uart",
"fsl,imx6q-uart";
reg = <0x02024000 0x4000>;
interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_UART8_IPG>,
<&clks IMX6UL_CLK_UART8_SERIAL>;
clock-names = "ipg", "per";
status = "disabled";
};
2016-01-20 11:09:03 +01:00
2017-09-21 14:01:25 -03:00
sai1: sai@2028000 {
2016-01-20 11:09:03 +01:00
#sound-dai-cells = <0>;
compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
reg = <0x02028000 0x4000>;
interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_SAI1_IPG>,
<&clks IMX6UL_CLK_SAI1>,
<&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
clock-names = "bus", "mclk1", "mclk2", "mclk3";
dmas = <&sdma 35 24 0>,
<&sdma 36 24 0>;
dma-names = "rx", "tx";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
sai2: sai@202c000 {
2016-01-20 11:09:03 +01:00
#sound-dai-cells = <0>;
compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
reg = <0x0202c000 0x4000>;
interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_SAI2_IPG>,
<&clks IMX6UL_CLK_SAI2>,
<&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
clock-names = "bus", "mclk1", "mclk2", "mclk3";
dmas = <&sdma 37 24 0>,
<&sdma 38 24 0>;
dma-names = "rx", "tx";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
sai3: sai@2030000 {
2016-01-20 11:09:03 +01:00
#sound-dai-cells = <0>;
compatible = "fsl,imx6ul-sai", "fsl,imx6sx-sai";
reg = <0x02030000 0x4000>;
interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_SAI3_IPG>,
<&clks IMX6UL_CLK_SAI3>,
<&clks IMX6UL_CLK_DUMMY>, <&clks IMX6UL_CLK_DUMMY>;
clock-names = "bus", "mclk1", "mclk2", "mclk3";
dmas = <&sdma 39 24 0>,
<&sdma 40 24 0>;
dma-names = "rx", "tx";
status = "disabled";
};
2015-07-10 02:09:45 +08:00
};
2017-09-21 14:01:25 -03:00
tsc: tsc@2040000 {
2016-01-20 11:08:55 +01:00
compatible = "fsl,imx6ul-tsc";
reg = <0x02040000 0x4000>, <0x0219c000 0x4000>;
interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_IPG>,
<&clks IMX6UL_CLK_ADC2>;
clock-names = "tsc", "adc";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
pwm1: pwm@2080000 {
2016-01-20 11:09:00 +01:00
compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
reg = <0x02080000 0x4000>;
interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_PWM1>,
<&clks IMX6UL_CLK_PWM1>;
clock-names = "ipg", "per";
#pwm-cells = <2>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
pwm2: pwm@2084000 {
2016-01-20 11:09:00 +01:00
compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
reg = <0x02084000 0x4000>;
interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_PWM2>,
<&clks IMX6UL_CLK_PWM2>;
clock-names = "ipg", "per";
#pwm-cells = <2>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
pwm3: pwm@2088000 {
2016-01-20 11:09:00 +01:00
compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
reg = <0x02088000 0x4000>;
interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_PWM3>,
<&clks IMX6UL_CLK_PWM3>;
clock-names = "ipg", "per";
#pwm-cells = <2>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
pwm4: pwm@208c000 {
2016-01-20 11:09:00 +01:00
compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
reg = <0x0208c000 0x4000>;
interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_PWM4>,
<&clks IMX6UL_CLK_PWM4>;
clock-names = "ipg", "per";
#pwm-cells = <2>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
can1: flexcan@2090000 {
2016-01-20 11:09:02 +01:00
compatible = "fsl,imx6ul-flexcan", "fsl,imx6q-flexcan";
reg = <0x02090000 0x4000>;
interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_CAN1_IPG>,
<&clks IMX6UL_CLK_CAN1_SERIAL>;
clock-names = "ipg", "per";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
can2: flexcan@2094000 {
2016-01-20 11:09:02 +01:00
compatible = "fsl,imx6ul-flexcan", "fsl,imx6q-flexcan";
reg = <0x02094000 0x4000>;
interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_CAN2_IPG>,
<&clks IMX6UL_CLK_CAN2_SERIAL>;
clock-names = "ipg", "per";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
gpt1: gpt@2098000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-gpt", "fsl,imx6sx-gpt";
reg = <0x02098000 0x4000>;
interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_GPT1_BUS>,
<&clks IMX6UL_CLK_GPT1_SERIAL>;
clock-names = "ipg", "per";
};
2017-09-21 14:01:25 -03:00
gpio1: gpio@209c000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
reg = <0x0209c000 0x4000>;
interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
2016-09-09 05:02:36 +03:00
gpio-ranges = <&iomuxc 0 23 10>, <&iomuxc 10 17 6>,
<&iomuxc 16 33 16>;
2015-07-10 02:09:45 +08:00
};
2017-09-21 14:01:25 -03:00
gpio2: gpio@20a0000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
reg = <0x020a0000 0x4000>;
interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
2016-09-09 05:02:36 +03:00
gpio-ranges = <&iomuxc 0 49 16>, <&iomuxc 16 111 6>;
2015-07-10 02:09:45 +08:00
};
2017-09-21 14:01:25 -03:00
gpio3: gpio@20a4000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
reg = <0x020a4000 0x4000>;
interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
2016-09-09 05:02:36 +03:00
gpio-ranges = <&iomuxc 0 65 29>;
2015-07-10 02:09:45 +08:00
};
2017-09-21 14:01:25 -03:00
gpio4: gpio@20a8000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
reg = <0x020a8000 0x4000>;
interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
2016-09-09 05:02:36 +03:00
gpio-ranges = <&iomuxc 0 94 17>, <&iomuxc 17 117 12>;
2015-07-10 02:09:45 +08:00
};
2017-09-21 14:01:25 -03:00
gpio5: gpio@20ac000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-gpio", "fsl,imx35-gpio";
reg = <0x020ac000 0x4000>;
interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
2016-09-09 05:02:36 +03:00
gpio-ranges = <&iomuxc 0 7 10>, <&iomuxc 10 5 2>;
2015-07-10 02:09:45 +08:00
};
2017-09-21 14:01:25 -03:00
fec2: ethernet@20b4000 {
2015-07-28 15:30:41 +08:00
compatible = "fsl,imx6ul-fec", "fsl,imx6q-fec";
reg = <0x020b4000 0x4000>;
2017-11-03 10:29:58 -07:00
interrupt-names = "int0", "pps";
2015-07-28 15:30:41 +08:00
interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_ENET>,
<&clks IMX6UL_CLK_ENET_AHB>,
<&clks IMX6UL_CLK_ENET_PTP>,
<&clks IMX6UL_CLK_ENET2_REF_125M>,
<&clks IMX6UL_CLK_ENET2_REF_125M>;
clock-names = "ipg", "ahb", "ptp",
"enet_clk_ref", "enet_out";
fsl,num-tx-queues=<1>;
fsl,num-rx-queues=<1>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
kpp: kpp@20b8000 {
2016-01-20 11:09:08 +01:00
compatible = "fsl,imx6ul-kpp", "fsl,imx6q-kpp", "fsl,imx21-kpp";
reg = <0x020b8000 0x4000>;
interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_KPP>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
wdog1: wdog@20bc000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
reg = <0x020bc000 0x4000>;
interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_WDOG1>;
};
2017-09-21 14:01:25 -03:00
wdog2: wdog@20c0000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
reg = <0x020c0000 0x4000>;
interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_WDOG2>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
clks: ccm@20c4000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-ccm";
reg = <0x020c4000 0x4000>;
interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
#clock-cells = <1>;
clocks = <&ckil>, <&osc>, <&ipp_di0>, <&ipp_di1>;
clock-names = "ckil", "osc", "ipp_di0", "ipp_di1";
};
2017-09-21 14:01:25 -03:00
anatop: anatop@20c8000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-anatop", "fsl,imx6q-anatop",
"syscon", "simple-bus";
reg = <0x020c8000 0x1000>;
interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
2017-11-29 16:54:36 -02:00
#address-cells = <1>;
#size-cells = <0>;
2015-07-10 02:09:45 +08:00
2017-11-29 16:54:36 -02:00
reg_3p0: regulator-3p0@20c8110 {
reg = <0x20c8110>;
2015-07-10 02:09:45 +08:00
compatible = "fsl,anatop-regulator";
regulator-name = "vdd3p0";
regulator-min-microvolt = <2625000>;
regulator-max-microvolt = <3400000>;
anatop-reg-offset = <0x120>;
anatop-vol-bit-shift = <8>;
anatop-vol-bit-width = <5>;
anatop-min-bit-val = <0>;
anatop-min-voltage = <2625000>;
anatop-max-voltage = <3400000>;
2017-05-15 07:52:59 -07:00
anatop-enable-bit = <0>;
2015-07-10 02:09:45 +08:00
};
2017-11-29 16:54:36 -02:00
reg_arm: regulator-vddcore@20c8140 {
reg = <0x20c8140>;
2015-07-10 02:09:45 +08:00
compatible = "fsl,anatop-regulator";
regulator-name = "cpu";
regulator-min-microvolt = <725000>;
regulator-max-microvolt = <1450000>;
regulator-always-on;
anatop-reg-offset = <0x140>;
anatop-vol-bit-shift = <0>;
anatop-vol-bit-width = <5>;
anatop-delay-reg-offset = <0x170>;
anatop-delay-bit-shift = <24>;
anatop-delay-bit-width = <2>;
anatop-min-bit-val = <1>;
anatop-min-voltage = <725000>;
anatop-max-voltage = <1450000>;
};
2017-11-29 16:54:36 -02:00
reg_soc: regulator-vddsoc@20c8140 {
reg = <0x20c8140>;
2015-07-10 02:09:45 +08:00
compatible = "fsl,anatop-regulator";
regulator-name = "vddsoc";
regulator-min-microvolt = <725000>;
regulator-max-microvolt = <1450000>;
regulator-always-on;
anatop-reg-offset = <0x140>;
anatop-vol-bit-shift = <18>;
anatop-vol-bit-width = <5>;
anatop-delay-reg-offset = <0x170>;
anatop-delay-bit-shift = <28>;
anatop-delay-bit-width = <2>;
anatop-min-bit-val = <1>;
anatop-min-voltage = <725000>;
anatop-max-voltage = <1450000>;
};
};
2017-09-21 14:01:25 -03:00
usbphy1: usbphy@20c9000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-usbphy", "fsl,imx23-usbphy";
reg = <0x020c9000 0x1000>;
interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_USBPHY1>;
phy-3p0-supply = <®_3p0>;
fsl,anatop = <&anatop>;
};
2017-09-21 14:01:25 -03:00
usbphy2: usbphy@20ca000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-usbphy", "fsl,imx23-usbphy";
reg = <0x020ca000 0x1000>;
interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_USBPHY2>;
phy-3p0-supply = <®_3p0>;
fsl,anatop = <&anatop>;
};
2017-09-21 14:01:25 -03:00
snvs: snvs@20cc000 {
2015-08-04 23:54:58 +08:00
compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
reg = <0x020cc000 0x4000>;
snvs_rtc: snvs-rtc-lp {
compatible = "fsl,sec-v4.0-mon-rtc-lp";
regmap = <&snvs>;
offset = <0x34>;
interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
};
2015-08-06 16:16:01 +08:00
2015-09-06 15:29:34 +08:00
snvs_poweroff: snvs-poweroff {
compatible = "syscon-poweroff";
regmap = <&snvs>;
offset = <0x38>;
2017-07-04 18:19:12 +02:00
value = <0x60>;
2015-09-06 15:29:34 +08:00
mask = <0x60>;
status = "disabled";
};
2015-08-06 16:16:01 +08:00
snvs_pwrkey: snvs-powerkey {
compatible = "fsl,sec-v4.0-pwrkey";
regmap = <&snvs>;
interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
linux,keycode = <KEY_POWER>;
wakeup-source;
};
2017-06-20 09:09:32 +02:00
snvs_lpgpr: snvs-lpgpr {
compatible = "fsl,imx6ul-snvs-lpgpr";
};
2015-08-04 23:54:58 +08:00
};
2017-09-21 14:01:25 -03:00
epit1: epit@20d0000 {
2015-07-10 02:09:45 +08:00
reg = <0x020d0000 0x4000>;
interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
};
2017-09-21 14:01:25 -03:00
epit2: epit@20d4000 {
2015-07-10 02:09:45 +08:00
reg = <0x020d4000 0x4000>;
interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
};
2017-09-21 14:01:25 -03:00
src: src@20d8000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-src", "fsl,imx51-src";
reg = <0x020d8000 0x4000>;
interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
#reset-cells = <1>;
};
2017-09-21 14:01:25 -03:00
gpc: gpc@20dc000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-gpc", "fsl,imx6q-gpc";
reg = <0x020dc000 0x4000>;
2015-08-04 01:12:12 +08:00
interrupt-controller;
#interrupt-cells = <3>;
2015-07-10 02:09:45 +08:00
interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
2015-08-04 01:12:12 +08:00
interrupt-parent = <&intc>;
2015-07-10 02:09:45 +08:00
};
2017-09-21 14:01:25 -03:00
iomuxc: iomuxc@20e0000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-iomuxc";
reg = <0x020e0000 0x4000>;
};
2017-09-21 14:01:25 -03:00
gpr: iomuxc-gpr@20e4000 {
2016-08-29 22:25:43 +08:00
compatible = "fsl,imx6ul-iomuxc-gpr",
"fsl,imx6q-iomuxc-gpr", "syscon";
2015-07-10 02:09:45 +08:00
reg = <0x020e4000 0x4000>;
};
2017-09-21 14:01:25 -03:00
gpt2: gpt@20e8000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-gpt", "fsl,imx6sx-gpt";
reg = <0x020e8000 0x4000>;
interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
2016-01-20 11:08:57 +01:00
clocks = <&clks IMX6UL_CLK_GPT2_BUS>,
<&clks IMX6UL_CLK_GPT2_SERIAL>;
2015-07-10 02:09:45 +08:00
clock-names = "ipg", "per";
};
2017-09-21 14:01:25 -03:00
sdma: sdma@20ec000 {
2016-01-20 11:09:01 +01:00
compatible = "fsl,imx6ul-sdma", "fsl,imx6q-sdma",
"fsl,imx35-sdma";
reg = <0x020ec000 0x4000>;
interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_SDMA>,
<&clks IMX6UL_CLK_SDMA>;
clock-names = "ipg", "ahb";
#dma-cells = <3>;
fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
};
2017-09-21 14:01:25 -03:00
pwm5: pwm@20f0000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
reg = <0x020f0000 0x4000>;
interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
2016-01-20 11:08:58 +01:00
clocks = <&clks IMX6UL_CLK_PWM5>,
<&clks IMX6UL_CLK_PWM5>;
2015-07-10 02:09:45 +08:00
clock-names = "ipg", "per";
#pwm-cells = <2>;
2016-01-20 11:08:59 +01:00
status = "disabled";
2015-07-10 02:09:45 +08:00
};
2017-09-21 14:01:25 -03:00
pwm6: pwm@20f4000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
reg = <0x020f4000 0x4000>;
interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
2016-01-20 11:08:58 +01:00
clocks = <&clks IMX6UL_CLK_PWM6>,
<&clks IMX6UL_CLK_PWM6>;
2015-07-10 02:09:45 +08:00
clock-names = "ipg", "per";
#pwm-cells = <2>;
2016-01-20 11:08:59 +01:00
status = "disabled";
2015-07-10 02:09:45 +08:00
};
2017-09-21 14:01:25 -03:00
pwm7: pwm@20f8000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
reg = <0x020f8000 0x4000>;
interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
2016-01-20 11:08:58 +01:00
clocks = <&clks IMX6UL_CLK_PWM7>,
<&clks IMX6UL_CLK_PWM7>;
2015-07-10 02:09:45 +08:00
clock-names = "ipg", "per";
#pwm-cells = <2>;
2016-01-20 11:08:59 +01:00
status = "disabled";
2015-07-10 02:09:45 +08:00
};
2017-09-21 14:01:25 -03:00
pwm8: pwm@20fc000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-pwm", "fsl,imx27-pwm";
reg = <0x020fc000 0x4000>;
interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
2016-01-20 11:08:58 +01:00
clocks = <&clks IMX6UL_CLK_PWM8>,
<&clks IMX6UL_CLK_PWM8>;
2015-07-10 02:09:45 +08:00
clock-names = "ipg", "per";
#pwm-cells = <2>;
2016-01-20 11:08:59 +01:00
status = "disabled";
2015-07-10 02:09:45 +08:00
};
};
2017-09-21 14:01:25 -03:00
aips2: aips-bus@2100000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,aips-bus", "simple-bus";
#address-cells = <1>;
#size-cells = <1>;
reg = <0x02100000 0x100000>;
ranges;
2017-09-21 14:01:25 -03:00
usbotg1: usb@2184000 {
2015-07-17 04:03:16 +08:00
compatible = "fsl,imx6ul-usb", "fsl,imx27-usb";
reg = <0x02184000 0x200>;
interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_USBOH3>;
fsl,usbphy = <&usbphy1>;
fsl,usbmisc = <&usbmisc 0>;
fsl,anatop = <&anatop>;
2015-09-30 10:17:16 +08:00
ahb-burst-config = <0x0>;
2015-09-30 10:17:17 +08:00
tx-burst-size-dword = <0x10>;
rx-burst-size-dword = <0x10>;
2015-07-17 04:03:16 +08:00
status = "disabled";
};
2017-09-21 14:01:25 -03:00
usbotg2: usb@2184200 {
2015-07-17 04:03:16 +08:00
compatible = "fsl,imx6ul-usb", "fsl,imx27-usb";
reg = <0x02184200 0x200>;
interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_USBOH3>;
fsl,usbphy = <&usbphy2>;
fsl,usbmisc = <&usbmisc 1>;
2015-09-30 10:17:16 +08:00
ahb-burst-config = <0x0>;
2015-09-30 10:17:17 +08:00
tx-burst-size-dword = <0x10>;
rx-burst-size-dword = <0x10>;
2015-07-17 04:03:16 +08:00
status = "disabled";
};
2017-09-21 14:01:25 -03:00
usbmisc: usbmisc@2184800 {
2015-07-17 04:03:16 +08:00
#index-cells = <1>;
compatible = "fsl,imx6ul-usbmisc", "fsl,imx6q-usbmisc";
reg = <0x02184800 0x200>;
};
2017-09-21 14:01:25 -03:00
fec1: ethernet@2188000 {
2015-07-28 15:30:41 +08:00
compatible = "fsl,imx6ul-fec", "fsl,imx6q-fec";
reg = <0x02188000 0x4000>;
2017-11-03 10:29:58 -07:00
interrupt-names = "int0", "pps";
2015-07-28 15:30:41 +08:00
interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_ENET>,
<&clks IMX6UL_CLK_ENET_AHB>,
<&clks IMX6UL_CLK_ENET_PTP>,
<&clks IMX6UL_CLK_ENET_REF>,
<&clks IMX6UL_CLK_ENET_REF>;
clock-names = "ipg", "ahb", "ptp",
"enet_clk_ref", "enet_out";
fsl,num-tx-queues=<1>;
fsl,num-rx-queues=<1>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
usdhc1: usdhc@2190000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-usdhc", "fsl,imx6sx-usdhc";
reg = <0x02190000 0x4000>;
interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_USDHC1>,
<&clks IMX6UL_CLK_USDHC1>,
<&clks IMX6UL_CLK_USDHC1>;
clock-names = "ipg", "ahb", "per";
bus-width = <4>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
usdhc2: usdhc@2194000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-usdhc", "fsl,imx6sx-usdhc";
reg = <0x02194000 0x4000>;
interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_USDHC2>,
<&clks IMX6UL_CLK_USDHC2>,
<&clks IMX6UL_CLK_USDHC2>;
clock-names = "ipg", "ahb", "per";
bus-width = <4>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
adc1: adc@2198000 {
2015-11-04 10:54:50 -02:00
compatible = "fsl,imx6ul-adc", "fsl,vf610-adc";
reg = <0x02198000 0x4000>;
interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_ADC1>;
num-channels = <2>;
clock-names = "adc";
fsl,adck-max-frequency = <30000000>, <40000000>,
<20000000>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
i2c1: i2c@21a0000 {
2015-07-10 02:09:45 +08:00
#address-cells = <1>;
#size-cells = <0>;
compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
reg = <0x021a0000 0x4000>;
interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_I2C1>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
i2c2: i2c@21a4000 {
2015-07-10 02:09:45 +08:00
#address-cells = <1>;
#size-cells = <0>;
compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
reg = <0x021a4000 0x4000>;
interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_I2C2>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
i2c3: i2c@21a8000 {
2015-07-10 02:09:45 +08:00
#address-cells = <1>;
#size-cells = <0>;
compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
reg = <0x021a8000 0x4000>;
interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_I2C3>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
mmdc: mmdc@21b0000 {
2015-08-05 01:48:36 +08:00
compatible = "fsl,imx6ul-mmdc", "fsl,imx6q-mmdc";
reg = <0x021b0000 0x4000>;
};
2017-09-21 14:01:25 -03:00
ocotp: ocotp-ctrl@21bc000 {
2017-07-14 17:11:10 +03:00
#address-cells = <1>;
#size-cells = <1>;
2016-11-17 09:08:19 +08:00
compatible = "fsl,imx6ul-ocotp", "syscon";
reg = <0x021bc000 0x4000>;
clocks = <&clks IMX6UL_CLK_OCOTP>;
2017-07-14 17:11:10 +03:00
tempmon_calib: calib@38 {
reg = <0x38 4>;
};
tempmon_temp_grade: temp-grade@20 {
reg = <0x20 4>;
};
2016-11-17 09:08:19 +08:00
};
2017-09-21 14:01:25 -03:00
lcdif: lcdif@21c8000 {
2016-01-20 11:09:04 +01:00
compatible = "fsl,imx6ul-lcdif", "fsl,imx28-lcdif";
reg = <0x021c8000 0x4000>;
interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_LCDIF_PIX>,
<&clks IMX6UL_CLK_LCDIF_APB>,
<&clks IMX6UL_CLK_DUMMY>;
clock-names = "pix", "axi", "disp_axi";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
qspi: qspi@21e0000 {
2015-07-21 03:33:53 +08:00
#address-cells = <1>;
#size-cells = <0>;
compatible = "fsl,imx6ul-qspi", "fsl,imx6sx-qspi";
reg = <0x021e0000 0x4000>, <0x60000000 0x10000000>;
reg-names = "QuadSPI", "QuadSPI-memory";
interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_QSPI>,
<&clks IMX6UL_CLK_QSPI>;
clock-names = "qspi_en", "qspi";
status = "disabled";
};
2018-02-25 02:24:46 +01:00
wdog3: wdog@21e4000 {
compatible = "fsl,imx6ul-wdt", "fsl,imx21-wdt";
reg = <0x021e4000 0x4000>;
interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_WDOG3>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
uart2: serial@21e8000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-uart",
"fsl,imx6q-uart";
reg = <0x021e8000 0x4000>;
interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_UART2_IPG>,
<&clks IMX6UL_CLK_UART2_SERIAL>;
clock-names = "ipg", "per";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
uart3: serial@21ec000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-uart",
"fsl,imx6q-uart";
reg = <0x021ec000 0x4000>;
interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_UART3_IPG>,
<&clks IMX6UL_CLK_UART3_SERIAL>;
clock-names = "ipg", "per";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
uart4: serial@21f0000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-uart",
"fsl,imx6q-uart";
reg = <0x021f0000 0x4000>;
interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_UART4_IPG>,
<&clks IMX6UL_CLK_UART4_SERIAL>;
clock-names = "ipg", "per";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
uart5: serial@21f4000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-uart",
"fsl,imx6q-uart";
reg = <0x021f4000 0x4000>;
interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_UART5_IPG>,
<&clks IMX6UL_CLK_UART5_SERIAL>;
clock-names = "ipg", "per";
status = "disabled";
};
2017-09-21 14:01:25 -03:00
i2c4: i2c@21f8000 {
2015-07-10 02:09:45 +08:00
#address-cells = <1>;
#size-cells = <0>;
compatible = "fsl,imx6ul-i2c", "fsl,imx21-i2c";
reg = <0x021f8000 0x4000>;
interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_I2C4>;
status = "disabled";
};
2017-09-21 14:01:25 -03:00
uart6: serial@21fc000 {
2015-07-10 02:09:45 +08:00
compatible = "fsl,imx6ul-uart",
"fsl,imx6q-uart";
reg = <0x021fc000 0x4000>;
interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&clks IMX6UL_CLK_UART6_IPG>,
<&clks IMX6UL_CLK_UART6_SERIAL>;
clock-names = "ipg", "per";
status = "disabled";
};
};
};
};