2005-04-16 15:20:36 -07:00
/*
2008-08-02 10:55:55 +01:00
* arch / arm / include / asm / cacheflush . h
2005-04-16 15:20:36 -07:00
*
* Copyright ( C ) 1999 - 2002 Russell King
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation .
*/
# ifndef _ASMARM_CACHEFLUSH_H
# define _ASMARM_CACHEFLUSH_H
# include <linux/mm.h>
2011-02-06 15:32:24 +00:00
# include <asm/glue-cache.h>
2005-06-20 11:31:09 +01:00
# include <asm/shmparam.h>
2008-11-06 13:23:08 +00:00
# include <asm/cachetype.h>
2010-03-24 16:46:52 +01:00
# include <asm/outercache.h>
2005-06-20 11:31:09 +01:00
# define CACHE_COLOUR(vaddr) ((vaddr & (SHMLBA - 1)) >> PAGE_SHIFT)
2005-04-16 15:20:36 -07:00
/*
2010-09-13 15:57:36 +01:00
* This flag is used to indicate that the page pointed to by a pte is clean
* and does not require cleaning before returning it to the user .
2005-04-16 15:20:36 -07:00
*/
2010-09-13 15:57:36 +01:00
# define PG_dcache_clean PG_arch_1
2005-04-16 15:20:36 -07:00
/*
* MM Cache Management
* = = = = = = = = = = = = = = = = = = =
*
* The arch / arm / mm / cache - * . S and arch / arm / mm / proc - * . S files
* implement these methods .
*
* Start addresses are inclusive and end addresses are exclusive ;
* start addresses should be rounded down , end addresses up .
*
* See Documentation / cachetlb . txt for more information .
* Please note that the implementation of these , and the required
* effects are cache - type ( VIVT / VIPT / PIPT ) specific .
*
2010-09-21 17:16:40 +01:00
* flush_icache_all ( )
*
* Unconditionally clean and invalidate the entire icache .
* Currently only needed for cache - v6 . S and cache - v7 . S , see
* __flush_icache_all for the generic implementation .
*
2010-01-19 23:42:08 +01:00
* flush_kern_all ( )
2005-04-16 15:20:36 -07:00
*
* Unconditionally clean and invalidate the entire cache .
*
2012-09-06 18:35:13 +05:30
* flush_kern_louis ( )
*
* Flush data cache levels up to the level of unification
* inner shareable and invalidate the I - cache .
* Only needed from v7 onwards , falls back to flush_cache_all ( )
* for all other processor versions .
*
2010-01-19 23:42:08 +01:00
* flush_user_all ( )
2005-04-16 15:20:36 -07:00
*
* Clean and invalidate all user space cache entries
* before a change of page tables .
*
2010-01-19 23:42:08 +01:00
* flush_user_range ( start , end , flags )
2005-04-16 15:20:36 -07:00
*
* Clean and invalidate a range of cache entries in the
* specified address space before a change of page tables .
* - start - user start address ( inclusive , page aligned )
* - end - user end address ( exclusive , page aligned )
* - flags - vma - > vm_flags field
*
* coherent_kern_range ( start , end )
*
* Ensure coherency between the Icache and the Dcache in the
* region described by start , end . If you have non - snooping
* Harvard caches , you need to implement this function .
* - start - virtual start address
* - end - virtual end address
*
2010-01-19 23:42:08 +01:00
* coherent_user_range ( start , end )
*
* Ensure coherency between the Icache and the Dcache in the
* region described by start , end . If you have non - snooping
* Harvard caches , you need to implement this function .
* - start - virtual start address
* - end - virtual end address
*
* flush_kern_dcache_area ( kaddr , size )
*
* Ensure that the data held in page is written back .
* - kaddr - page address
* - size - region size
*
2005-04-16 15:20:36 -07:00
* DMA Cache Coherency
* = = = = = = = = = = = = = = = = = = =
*
* dma_flush_range ( start , end )
*
* Clean and invalidate the specified virtual address range .
* - start - virtual start address
* - end - virtual end address
*/
struct cpu_cache_fns {
2010-09-21 17:16:40 +01:00
void ( * flush_icache_all ) ( void ) ;
2005-04-16 15:20:36 -07:00
void ( * flush_kern_all ) ( void ) ;
2012-09-06 18:35:13 +05:30
void ( * flush_kern_louis ) ( void ) ;
2005-04-16 15:20:36 -07:00
void ( * flush_user_all ) ( void ) ;
void ( * flush_user_range ) ( unsigned long , unsigned long , unsigned int ) ;
void ( * coherent_kern_range ) ( unsigned long , unsigned long ) ;
2012-04-27 13:08:53 +01:00
int ( * coherent_user_range ) ( unsigned long , unsigned long ) ;
2009-11-26 12:56:21 +00:00
void ( * flush_kern_dcache_area ) ( void * , size_t ) ;
2005-04-16 15:20:36 -07:00
2009-11-26 16:19:58 +00:00
void ( * dma_map_area ) ( const void * , size_t , int ) ;
void ( * dma_unmap_area ) ( const void * , size_t , int ) ;
2005-04-16 15:20:36 -07:00
2007-02-06 17:39:31 +00:00
void ( * dma_flush_range ) ( const void * , const void * ) ;
2016-10-28 00:45:16 -07:00
} __no_randomize_layout ;
2005-04-16 15:20:36 -07:00
/*
* Select the calling method
*/
# ifdef MULTI_CACHE
extern struct cpu_cache_fns cpu_cache ;
2010-09-21 17:16:40 +01:00
# define __cpuc_flush_icache_all cpu_cache.flush_icache_all
2005-04-16 15:20:36 -07:00
# define __cpuc_flush_kern_all cpu_cache.flush_kern_all
2012-09-06 18:35:13 +05:30
# define __cpuc_flush_kern_louis cpu_cache.flush_kern_louis
2005-04-16 15:20:36 -07:00
# define __cpuc_flush_user_all cpu_cache.flush_user_all
# define __cpuc_flush_user_range cpu_cache.flush_user_range
# define __cpuc_coherent_kern_range cpu_cache.coherent_kern_range
# define __cpuc_coherent_user_range cpu_cache.coherent_user_range
2009-11-26 12:56:21 +00:00
# define __cpuc_flush_dcache_area cpu_cache.flush_kern_dcache_area
2005-04-16 15:20:36 -07:00
/*
* These are private to the dma - mapping API . Do not use directly .
* Their sole purpose is to ensure that data held in the cache
* is visible to DMA , or data written by DMA to system memory is
* visible to the CPU .
*/
# define dmac_flush_range cpu_cache.dma_flush_range
# else
2010-09-21 17:16:40 +01:00
extern void __cpuc_flush_icache_all ( void ) ;
2005-04-16 15:20:36 -07:00
extern void __cpuc_flush_kern_all ( void ) ;
2012-09-06 18:35:13 +05:30
extern void __cpuc_flush_kern_louis ( void ) ;
2005-04-16 15:20:36 -07:00
extern void __cpuc_flush_user_all ( void ) ;
extern void __cpuc_flush_user_range ( unsigned long , unsigned long , unsigned int ) ;
extern void __cpuc_coherent_kern_range ( unsigned long , unsigned long ) ;
2012-04-27 13:08:53 +01:00
extern int __cpuc_coherent_user_range ( unsigned long , unsigned long ) ;
2009-11-26 12:56:21 +00:00
extern void __cpuc_flush_dcache_area ( void * , size_t ) ;
2005-04-16 15:20:36 -07:00
/*
* These are private to the dma - mapping API . Do not use directly .
* Their sole purpose is to ensure that data held in the cache
* is visible to DMA , or data written by DMA to system memory is
* visible to the CPU .
*/
2007-02-06 17:39:31 +00:00
extern void dmac_flush_range ( const void * , const void * ) ;
2005-04-16 15:20:36 -07:00
# endif
/*
* Copy user data from / to a page which is mapped into a different
* processes address space . Really , we want to allow our " user
* space " model to handle this.
*/
2009-11-05 13:29:36 +00:00
extern void copy_to_user_page ( struct vm_area_struct * , struct page * ,
unsigned long , void * , const void * , unsigned long ) ;
2005-04-16 15:20:36 -07:00
# define copy_from_user_page(vma, page, vaddr, dst, src, len) \
do { \
memcpy ( dst , src , len ) ; \
} while ( 0 )
/*
* Convert calls to our calling convention .
*/
2010-09-21 17:16:40 +01:00
/* Invalidate I-cache */
# define __flush_icache_all_generic() \
asm ( " mcr p15, 0, %0, c7, c5, 0 " \
: : " r " ( 0 ) ) ;
/* Invalidate I-cache inner shareable */
# define __flush_icache_all_v7_smp() \
asm ( " mcr p15, 0, %0, c7, c1, 0 " \
: : " r " ( 0 ) ) ;
/*
* Optimized __flush_icache_all for the common cases . Note that UP ARMv7
* will fall through to use __flush_icache_all_generic .
*/
2011-01-17 15:08:32 +00:00
# if (defined(CONFIG_CPU_V7) && \
( defined ( CONFIG_CPU_V6 ) | | defined ( CONFIG_CPU_V6K ) ) ) | | \
2010-09-21 17:16:40 +01:00
defined ( CONFIG_SMP_ON_UP )
# define __flush_icache_preferred __cpuc_flush_icache_all
# elif __LINUX_ARM_ARCH__ >= 7 && defined(CONFIG_SMP)
# define __flush_icache_preferred __flush_icache_all_v7_smp
# elif __LINUX_ARM_ARCH__ == 6 && defined(CONFIG_ARM_ERRATA_411920)
# define __flush_icache_preferred __cpuc_flush_icache_all
# else
# define __flush_icache_preferred __flush_icache_all_generic
# endif
static inline void __flush_icache_all ( void )
{
__flush_icache_preferred ( ) ;
2014-05-09 18:36:27 +01:00
dsb ( ishst ) ;
2010-09-21 17:16:40 +01:00
}
2012-09-06 18:35:13 +05:30
/*
* Flush caches up to Level of Unification Inner Shareable
*/
# define flush_cache_louis() __cpuc_flush_kern_louis()
2005-04-16 15:20:36 -07:00
# define flush_cache_all() __cpuc_flush_kern_all()
2009-10-25 10:40:02 +00:00
static inline void vivt_flush_cache_mm ( struct mm_struct * mm )
2005-04-16 15:20:36 -07:00
{
2009-09-24 09:34:49 -06:00
if ( cpumask_test_cpu ( smp_processor_id ( ) , mm_cpumask ( mm ) ) )
2005-04-16 15:20:36 -07:00
__cpuc_flush_user_all ( ) ;
}
static inline void
2009-10-25 10:40:02 +00:00
vivt_flush_cache_range ( struct vm_area_struct * vma , unsigned long start , unsigned long end )
2005-04-16 15:20:36 -07:00
{
2012-07-23 14:18:13 +01:00
struct mm_struct * mm = vma - > vm_mm ;
if ( ! mm | | cpumask_test_cpu ( smp_processor_id ( ) , mm_cpumask ( mm ) ) )
2005-04-16 15:20:36 -07:00
__cpuc_flush_user_range ( start & PAGE_MASK , PAGE_ALIGN ( end ) ,
vma - > vm_flags ) ;
}
static inline void
2009-10-25 10:40:02 +00:00
vivt_flush_cache_page ( struct vm_area_struct * vma , unsigned long user_addr , unsigned long pfn )
2005-04-16 15:20:36 -07:00
{
2012-07-23 14:18:13 +01:00
struct mm_struct * mm = vma - > vm_mm ;
if ( ! mm | | cpumask_test_cpu ( smp_processor_id ( ) , mm_cpumask ( mm ) ) ) {
2005-04-16 15:20:36 -07:00
unsigned long addr = user_addr & PAGE_MASK ;
__cpuc_flush_user_range ( addr , addr + PAGE_SIZE , vma - > vm_flags ) ;
}
}
2006-09-02 18:43:20 +01:00
2009-10-25 10:40:02 +00:00
# ifndef CONFIG_CPU_CACHE_VIPT
# define flush_cache_mm(mm) \
vivt_flush_cache_mm ( mm )
# define flush_cache_range(vma,start,end) \
vivt_flush_cache_range ( vma , start , end )
# define flush_cache_page(vma,addr,pfn) \
vivt_flush_cache_page ( vma , addr , pfn )
2005-09-08 15:32:23 +01:00
# else
extern void flush_cache_mm ( struct mm_struct * mm ) ;
extern void flush_cache_range ( struct vm_area_struct * vma , unsigned long start , unsigned long end ) ;
extern void flush_cache_page ( struct vm_area_struct * vma , unsigned long user_addr , unsigned long pfn ) ;
# endif
2005-04-16 15:20:36 -07:00
2006-12-12 17:14:57 +00:00
# define flush_cache_dup_mm(mm) flush_cache_mm(mm)
2005-04-16 15:20:36 -07:00
/*
* flush_cache_user_range is used when we want to ensure that the
* Harvard caches are synchronised for the user space address range .
* This is used for the ARM private sys_cacheflush system call .
*/
2012-08-21 15:33:19 +01:00
# define flush_cache_user_range(s,e) __cpuc_coherent_user_range(s,e)
2005-04-16 15:20:36 -07:00
/*
* Perform necessary cache operations to ensure that data previously
* stored within this range of addresses can be executed by the CPU .
*/
# define flush_icache_range(s,e) __cpuc_coherent_kern_range(s,e)
/*
* Perform necessary cache operations to ensure that the TLB will
* see data written in the specified area .
*/
# define clean_dcache_area(start,size) cpu_dcache_clean_area(start, size)
/*
* flush_dcache_page is used when the kernel has written to the page
* cache page at virtual address page - > virtual .
*
* If this page isn ' t mapped ( ie , page_mapping = = NULL ) , or it might
* have userspace mappings , then we _must_ always clean + invalidate
* the dcache entries associated with the kernel mapping .
*
* Otherwise we can defer the operation , and clean the cache when we are
* about to change to user space . This is the same method as used on SPARC64 .
* See update_mmu_cache for the user space part .
*/
2009-11-26 09:16:19 +01:00
# define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 1
2005-04-16 15:20:36 -07:00
extern void flush_dcache_page ( struct page * ) ;
2010-01-25 11:42:22 -06:00
static inline void flush_kernel_vmap_range ( void * addr , int size )
{
if ( ( cache_is_vivt ( ) | | cache_is_vipt_aliasing ( ) ) )
__cpuc_flush_dcache_area ( addr , ( size_t ) size ) ;
}
static inline void invalidate_kernel_vmap_range ( void * addr , int size )
{
if ( ( cache_is_vivt ( ) | | cache_is_vipt_aliasing ( ) ) )
__cpuc_flush_dcache_area ( addr , ( size_t ) size ) ;
}
2008-06-13 10:28:36 +01:00
2006-12-30 23:17:40 +00:00
# define ARCH_HAS_FLUSH_ANON_PAGE
static inline void flush_anon_page ( struct vm_area_struct * vma ,
struct page * page , unsigned long vmaddr )
{
extern void __flush_anon_page ( struct vm_area_struct * vma ,
struct page * , unsigned long ) ;
if ( PageAnon ( page ) )
__flush_anon_page ( vma , page , vmaddr ) ;
}
2009-06-12 03:09:29 +01:00
# define ARCH_HAS_FLUSH_KERNEL_DCACHE_PAGE
2013-06-10 21:10:12 +01:00
extern void flush_kernel_dcache_page ( struct page * ) ;
2009-06-12 03:09:29 +01:00
2005-04-16 15:20:36 -07:00
# define flush_dcache_mmap_lock(mapping) \
2008-07-25 19:45:32 -07:00
spin_lock_irq ( & ( mapping ) - > tree_lock )
2005-04-16 15:20:36 -07:00
# define flush_dcache_mmap_unlock(mapping) \
2008-07-25 19:45:32 -07:00
spin_unlock_irq ( & ( mapping ) - > tree_lock )
2005-04-16 15:20:36 -07:00
# define flush_icache_user_range(vma,page,addr,len) \
flush_dcache_page ( page )
/*
* We don ' t appear to need to do anything here . In fact , if we did , we ' d
* duplicate cache flushing elsewhere performed by flush_dcache_page ( ) .
*/
# define flush_icache_page(vma,page) do { } while (0)
2008-11-06 13:23:08 +00:00
/*
* flush_cache_vmap ( ) is used when creating mappings ( eg , via vmap ,
* vmalloc , ioremap etc ) in kernel space for pages . On non - VIPT
* caches , since the direct - mappings of these pages may contain cached
* data , we need to do a full cache flush to ensure that writebacks
* don ' t corrupt data placed into these pages via the new mappings .
*/
static inline void flush_cache_vmap ( unsigned long start , unsigned long end )
{
if ( ! cache_is_vipt_nonaliasing ( ) )
flush_cache_all ( ) ;
else
/*
* set_pte_at ( ) called from vmap_pte_range ( ) does not
* have a DSB after cleaning the cache line .
*/
2013-06-12 10:03:30 +01:00
dsb ( ishst ) ;
2008-11-06 13:23:08 +00:00
}
static inline void flush_cache_vunmap ( unsigned long start , unsigned long end )
{
if ( ! cache_is_vipt_nonaliasing ( ) )
flush_cache_all ( ) ;
}
2013-04-23 16:45:40 -04:00
/*
* Memory synchronization helpers for mixed cached vs non cached accesses .
*
* Some synchronization algorithms have to set states in memory with the
* cache enabled or disabled depending on the code path . It is crucial
* to always ensure proper cache maintenance to update main memory right
* away in that case .
*
* Any cached write must be followed by a cache clean operation .
* Any cached read must be preceded by a cache invalidate operation .
* Yet , in the read case , a cache flush i . e . atomic clean + invalidate
* operation is needed to avoid discarding possible concurrent writes to the
* accessed memory .
*
* Also , in order to prevent a cached writer from interfering with an
* adjacent non - cached writer , each state variable must be located to
* a separate cache line .
*/
/*
* This needs to be > = the max cache writeback size of all
* supported platforms included in the current kernel configuration .
* This is used to align state variables to their own cache lines .
*/
# define __CACHE_WRITEBACK_ORDER 6 /* guessed from existing platforms */
# define __CACHE_WRITEBACK_GRANULE (1 << __CACHE_WRITEBACK_ORDER)
/*
* There is no __cpuc_clean_dcache_area but we use it anyway for
* code intent clarity , and alias it to __cpuc_flush_dcache_area .
*/
# define __cpuc_clean_dcache_area __cpuc_flush_dcache_area
/*
* Ensure preceding writes to * p by this CPU are visible to
* subsequent reads by other CPUs :
*/
static inline void __sync_cache_range_w ( volatile void * p , size_t size )
{
char * _p = ( char * ) p ;
__cpuc_clean_dcache_area ( _p , size ) ;
outer_clean_range ( __pa ( _p ) , __pa ( _p + size ) ) ;
}
/*
* Ensure preceding writes to * p by other CPUs are visible to
* subsequent reads by this CPU . We must be careful not to
* discard data simultaneously written by another CPU , hence the
* usage of flush rather than invalidate operations .
*/
static inline void __sync_cache_range_r ( volatile void * p , size_t size )
{
char * _p = ( char * ) p ;
# ifdef CONFIG_OUTER_CACHE
if ( outer_cache . flush_range ) {
/*
* Ensure dirty data migrated from other CPUs into our cache
* are cleaned out safely before the outer cache is cleaned :
*/
__cpuc_clean_dcache_area ( _p , size ) ;
/* Clean and invalidate stale data for *p from outer ... */
outer_flush_range ( __pa ( _p ) , __pa ( _p + size ) ) ;
}
# endif
/* ... and inner cache: */
__cpuc_flush_dcache_area ( _p , size ) ;
}
# define sync_cache_w(ptr) __sync_cache_range_w(ptr, sizeof *(ptr))
# define sync_cache_r(ptr) __sync_cache_range_r(ptr, sizeof *(ptr))
2013-10-18 22:06:03 +01:00
/*
* Disabling cache access for one CPU in an ARMv7 SMP system is tricky .
* To do so we must :
*
* - Clear the SCTLR . C bit to prevent further cache allocations
* - Flush the desired level of cache
* - Clear the ACTLR " SMP " bit to disable local coherency
*
* . . . and so without any intervening memory access in between those steps ,
* not even to the stack .
*
* WARNING - - After this has been called :
*
* - No ldrex / strex ( and similar ) instructions must be used .
* - The CPU is obviously no longer coherent with the other CPUs .
* - This is unlikely to work as expected if Linux is running non - secure .
*
* Note :
*
* - This is known to apply to several ARMv7 processor implementations ,
* however some exceptions may exist . Caveat emptor .
*
* - The clobber list is dictated by the call to v7_flush_dcache_ * .
* fp is preserved to the stack explicitly prior disabling the cache
* since adding it to the clobber list is incompatible with having
* CONFIG_FRAME_POINTER = y . ip is saved as well if ever r12 - clobbering
* trampoline are inserted by the linker and to keep sp 64 - bit aligned .
*/
# define v7_exit_coherency_flush(level) \
asm volatile ( \
2014-09-28 05:36:46 +01:00
" .arch armv7-a \n \t " \
2013-10-18 22:06:03 +01:00
" stmfd sp!, {fp, ip} \n \t " \
" mrc p15, 0, r0, c1, c0, 0 @ get SCTLR \n \t " \
" bic r0, r0, # " __stringify ( CR_C ) " \n \t " \
" mcr p15, 0, r0, c1, c0, 0 @ set SCTLR \n \t " \
" isb \n \t " \
" bl v7_flush_dcache_ " __stringify ( level ) " \n \t " \
" mrc p15, 0, r0, c1, c0, 1 @ get ACTLR \n \t " \
" bic r0, r0, #(1 << 6) @ disable local coherency \n \t " \
" mcr p15, 0, r0, c1, c0, 1 @ set ACTLR \n \t " \
" isb \n \t " \
" dsb \n \t " \
" ldmfd sp!, {fp, ip} " \
: : : " r0 " , " r1 " , " r2 " , " r3 " , " r4 " , " r5 " , " r6 " , " r7 " , \
" r9 " , " r10 " , " lr " , " memory " )
2014-04-29 04:20:52 +01:00
void flush_uprobe_xol_access ( struct page * page , unsigned long uaddr ,
void * kaddr , unsigned long len ) ;
2014-04-03 13:29:50 -07:00
2005-04-16 15:20:36 -07:00
# endif