2005-04-16 15:20:36 -07:00
/* linux/drivers/mtd/nand/s3c2410.c
*
2005-06-20 12:48:25 +01:00
* Copyright ( c ) 2004 , 2005 Simtec Electronics
2005-02-18 14:46:15 +00:00
* http : //www.simtec.co.uk/products/SWLINUX/
* Ben Dooks < ben @ simtec . co . uk >
2005-04-16 15:20:36 -07:00
*
2005-06-20 12:48:25 +01:00
* Samsung S3C2410 / S3C240 NAND driver
2005-04-16 15:20:36 -07:00
*
* Changelog :
* 21 - Sep - 2004 BJD Initial version
* 23 - Sep - 2004 BJD Mulitple device support
* 28 - Sep - 2004 BJD Fixed ECC placement for Hardware mode
* 12 - Oct - 2004 BJD Fixed errors in use of platform data
2005-03-17 11:31:30 +00:00
* 18 - Feb - 2005 BJD Fix sparse errors
* 14 - Mar - 2005 BJD Applied tglx ' s code reduction patch
2005-06-20 12:48:25 +01:00
* 02 - May - 2005 BJD Fixed s3c2440 support
* 02 - May - 2005 BJD Reduced hwcontrol decode
* 20 - Jun - 2005 BJD Updated s3c2440 support , fixed timing bug
2005-07-06 21:05:10 +01:00
* 08 - Jul - 2005 BJD Fix OOPS when no platform data supplied
2005-10-20 22:22:58 +01:00
* 20 - Oct - 2005 BJD Fix timing calculation bug
2005-04-16 15:20:36 -07:00
*
2005-11-07 11:15:49 +00:00
* $ Id : s3c2410 . c , v 1.20 2005 / 11 / 07 11 : 14 : 31 gleixner Exp $
2005-04-16 15:20:36 -07:00
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation ; either version 2 of the License , or
* ( at your option ) any later version .
*
* This program is distributed in the hope that it will be useful ,
* but WITHOUT ANY WARRANTY ; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE . See the
* GNU General Public License for more details .
*
* You should have received a copy of the GNU General Public License
* along with this program ; if not , write to the Free Software
* Foundation , Inc . , 59 Temple Place , Suite 330 , Boston , MA 02111 - 1307 USA
*/
# include <config/mtd/nand/s3c2410/hwecc.h>
# include <config/mtd/nand/s3c2410/debug.h>
# ifdef CONFIG_MTD_NAND_S3C2410_DEBUG
# define DEBUG
# endif
# include <linux/module.h>
# include <linux/types.h>
# include <linux/init.h>
# include <linux/kernel.h>
# include <linux/string.h>
# include <linux/ioport.h>
2005-10-29 19:07:23 +01:00
# include <linux/platform_device.h>
2005-04-16 15:20:36 -07:00
# include <linux/delay.h>
# include <linux/err.h>
2005-10-30 15:03:48 -08:00
# include <linux/slab.h>
2005-04-16 15:20:36 -07:00
# include <linux/mtd/mtd.h>
# include <linux/mtd/nand.h>
# include <linux/mtd/nand_ecc.h>
# include <linux/mtd/partitions.h>
# include <asm/io.h>
# include <asm/hardware/clock.h>
# include <asm/arch/regs-nand.h>
# include <asm/arch/nand.h>
# define PFX "s3c2410-nand: "
# ifdef CONFIG_MTD_NAND_S3C2410_HWECC
static int hardware_ecc = 1 ;
# else
static int hardware_ecc = 0 ;
# endif
/* new oob placement block for use with hardware ecc generation
*/
static struct nand_oobinfo nand_hw_eccoob = {
2005-02-18 14:46:15 +00:00
. useecc = MTD_NANDECC_AUTOPLACE ,
. eccbytes = 3 ,
. eccpos = { 0 , 1 , 2 } ,
. oobfree = { { 8 , 8 } }
2005-04-16 15:20:36 -07:00
} ;
/* controller and mtd information */
struct s3c2410_nand_info ;
struct s3c2410_nand_mtd {
struct mtd_info mtd ;
struct nand_chip chip ;
struct s3c2410_nand_set * set ;
struct s3c2410_nand_info * info ;
int scan_res ;
} ;
/* overview of the s3c2410 nand state */
struct s3c2410_nand_info {
/* mtd info */
struct nand_hw_control controller ;
struct s3c2410_nand_mtd * mtds ;
struct s3c2410_platform_nand * platform ;
/* device info */
struct device * device ;
struct resource * area ;
struct clk * clk ;
2005-02-18 14:46:15 +00:00
void __iomem * regs ;
2005-04-16 15:20:36 -07:00
int mtd_count ;
2005-06-20 12:48:25 +01:00
unsigned char is_s3c2440 ;
2005-04-16 15:20:36 -07:00
} ;
/* conversion functions */
static struct s3c2410_nand_mtd * s3c2410_nand_mtd_toours ( struct mtd_info * mtd )
{
return container_of ( mtd , struct s3c2410_nand_mtd , mtd ) ;
}
static struct s3c2410_nand_info * s3c2410_nand_mtd_toinfo ( struct mtd_info * mtd )
{
return s3c2410_nand_mtd_toours ( mtd ) - > info ;
}
2005-11-09 22:32:44 +00:00
static struct s3c2410_nand_info * to_nand_info ( struct platform_device * dev )
2005-04-16 15:20:36 -07:00
{
2005-11-09 22:32:44 +00:00
return platform_get_drvdata ( dev ) ;
2005-04-16 15:20:36 -07:00
}
2005-11-09 22:32:44 +00:00
static struct s3c2410_platform_nand * to_nand_plat ( struct platform_device * dev )
2005-04-16 15:20:36 -07:00
{
2005-11-09 22:32:44 +00:00
return dev - > dev . platform_data ;
2005-04-16 15:20:36 -07:00
}
/* timing calculations */
2005-10-20 22:22:58 +01:00
# define NS_IN_KHZ 1000000
2005-04-16 15:20:36 -07:00
static int s3c2410_nand_calc_rate ( int wanted , unsigned long clk , int max )
{
int result ;
2005-10-20 22:22:58 +01:00
result = ( wanted * clk ) / NS_IN_KHZ ;
2005-04-16 15:20:36 -07:00
result + + ;
pr_debug ( " result %d from %ld, %d \n " , result , clk , wanted ) ;
if ( result > max ) {
printk ( " %d ns is too big for current clock rate %ld \n " ,
wanted , clk ) ;
return - 1 ;
}
if ( result < 1 )
result = 1 ;
return result ;
}
2005-10-20 22:22:58 +01:00
# define to_ns(ticks,clk) (((ticks) * NS_IN_KHZ) / (unsigned int)(clk))
2005-04-16 15:20:36 -07:00
/* controller setup */
2005-11-07 11:15:49 +00:00
static int s3c2410_nand_inithw ( struct s3c2410_nand_info * info ,
2005-11-09 22:32:44 +00:00
struct platform_device * pdev )
2005-04-16 15:20:36 -07:00
{
2005-11-09 22:32:44 +00:00
struct s3c2410_platform_nand * plat = to_nand_plat ( pdev ) ;
2005-04-16 15:20:36 -07:00
unsigned long clkrate = clk_get_rate ( info - > clk ) ;
2005-10-20 22:22:58 +01:00
int tacls , twrph0 , twrph1 ;
2005-04-16 15:20:36 -07:00
unsigned long cfg ;
/* calculate the timing information for the controller */
2005-10-20 22:22:58 +01:00
clkrate / = 1000 ; /* turn clock into kHz for ease of use */
2005-04-16 15:20:36 -07:00
if ( plat ! = NULL ) {
2005-06-20 12:48:25 +01:00
tacls = s3c2410_nand_calc_rate ( plat - > tacls , clkrate , 4 ) ;
2005-04-16 15:20:36 -07:00
twrph0 = s3c2410_nand_calc_rate ( plat - > twrph0 , clkrate , 8 ) ;
twrph1 = s3c2410_nand_calc_rate ( plat - > twrph1 , clkrate , 8 ) ;
} else {
/* default timings */
2005-06-20 12:48:25 +01:00
tacls = 4 ;
2005-04-16 15:20:36 -07:00
twrph0 = 8 ;
twrph1 = 8 ;
}
2005-11-07 11:15:49 +00:00
2005-04-16 15:20:36 -07:00
if ( tacls < 0 | | twrph0 < 0 | | twrph1 < 0 ) {
printk ( KERN_ERR PFX " cannot get timings suitable for board \n " ) ;
return - EINVAL ;
}
2005-10-20 22:22:58 +01:00
printk ( KERN_INFO PFX " Tacls=%d, %dns Twrph0=%d %dns, Twrph1=%d %dns \n " ,
tacls , to_ns ( tacls , clkrate ) ,
2005-11-07 11:15:49 +00:00
twrph0 , to_ns ( twrph0 , clkrate ) ,
2005-10-20 22:22:58 +01:00
twrph1 , to_ns ( twrph1 , clkrate ) ) ;
2005-04-16 15:20:36 -07:00
2005-06-20 12:48:25 +01:00
if ( ! info - > is_s3c2440 ) {
cfg = S3C2410_NFCONF_EN ;
cfg | = S3C2410_NFCONF_TACLS ( tacls - 1 ) ;
cfg | = S3C2410_NFCONF_TWRPH0 ( twrph0 - 1 ) ;
cfg | = S3C2410_NFCONF_TWRPH1 ( twrph1 - 1 ) ;
} else {
cfg = S3C2440_NFCONF_TACLS ( tacls - 1 ) ;
cfg | = S3C2440_NFCONF_TWRPH0 ( twrph0 - 1 ) ;
cfg | = S3C2440_NFCONF_TWRPH1 ( twrph1 - 1 ) ;
}
2005-04-16 15:20:36 -07:00
pr_debug ( PFX " NF_CONF is 0x%lx \n " , cfg ) ;
writel ( cfg , info - > regs + S3C2410_NFCONF ) ;
return 0 ;
}
/* select chip */
static void s3c2410_nand_select_chip ( struct mtd_info * mtd , int chip )
{
struct s3c2410_nand_info * info ;
2005-11-07 11:15:49 +00:00
struct s3c2410_nand_mtd * nmtd ;
2005-04-16 15:20:36 -07:00
struct nand_chip * this = mtd - > priv ;
2005-06-20 12:48:25 +01:00
void __iomem * reg ;
2005-04-16 15:20:36 -07:00
unsigned long cur ;
2005-06-20 12:48:25 +01:00
unsigned long bit ;
2005-04-16 15:20:36 -07:00
nmtd = this - > priv ;
info = nmtd - > info ;
2005-06-20 12:48:25 +01:00
bit = ( info - > is_s3c2440 ) ? S3C2440_NFCONT_nFCE : S3C2410_NFCONF_nFCE ;
reg = info - > regs + ( ( info - > is_s3c2440 ) ? S3C2440_NFCONT : S3C2410_NFCONF ) ;
cur = readl ( reg ) ;
2005-04-16 15:20:36 -07:00
if ( chip = = - 1 ) {
2005-06-20 12:48:25 +01:00
cur | = bit ;
2005-04-16 15:20:36 -07:00
} else {
2005-07-06 21:05:10 +01:00
if ( nmtd - > set ! = NULL & & chip > nmtd - > set - > nr_chips ) {
2005-04-16 15:20:36 -07:00
printk ( KERN_ERR PFX " chip %d out of range \n " , chip ) ;
return ;
}
if ( info - > platform ! = NULL ) {
if ( info - > platform - > select_chip ! = NULL )
( info - > platform - > select_chip ) ( nmtd - > set , chip ) ;
}
2005-06-20 12:48:25 +01:00
cur & = ~ bit ;
2005-04-16 15:20:36 -07:00
}
2005-06-20 12:48:25 +01:00
writel ( cur , reg ) ;
2005-04-16 15:20:36 -07:00
}
2005-11-07 11:15:49 +00:00
/* command and control functions
2005-06-20 12:48:25 +01:00
*
* Note , these all use tglx ' s method of changing the IO_ADDR_W field
* to make the code simpler , and use the nand layer ' s code to issue the
* command and address sequences via the proper IO ports .
*
*/
2005-04-16 15:20:36 -07:00
static void s3c2410_nand_hwcontrol ( struct mtd_info * mtd , int cmd )
{
struct s3c2410_nand_info * info = s3c2410_nand_mtd_toinfo ( mtd ) ;
2005-03-17 11:31:30 +00:00
struct nand_chip * chip = mtd - > priv ;
2005-04-16 15:20:36 -07:00
switch ( cmd ) {
case NAND_CTL_SETNCE :
2005-06-20 12:48:25 +01:00
case NAND_CTL_CLRNCE :
printk ( KERN_ERR " %s: called for NCE \n " , __FUNCTION__ ) ;
break ;
case NAND_CTL_SETCLE :
chip - > IO_ADDR_W = info - > regs + S3C2410_NFCMD ;
break ;
case NAND_CTL_SETALE :
chip - > IO_ADDR_W = info - > regs + S3C2410_NFADDR ;
break ;
/* NAND_CTL_CLRCLE: */
/* NAND_CTL_CLRALE: */
default :
chip - > IO_ADDR_W = info - > regs + S3C2410_NFDATA ;
2005-04-16 15:20:36 -07:00
break ;
2005-06-20 12:48:25 +01:00
}
}
/* command and control functions */
static void s3c2440_nand_hwcontrol ( struct mtd_info * mtd , int cmd )
{
struct s3c2410_nand_info * info = s3c2410_nand_mtd_toinfo ( mtd ) ;
struct nand_chip * chip = mtd - > priv ;
2005-04-16 15:20:36 -07:00
2005-06-20 12:48:25 +01:00
switch ( cmd ) {
case NAND_CTL_SETNCE :
2005-04-16 15:20:36 -07:00
case NAND_CTL_CLRNCE :
2005-06-20 12:48:25 +01:00
printk ( KERN_ERR " %s: called for NCE \n " , __FUNCTION__ ) ;
2005-04-16 15:20:36 -07:00
break ;
case NAND_CTL_SETCLE :
2005-06-20 12:48:25 +01:00
chip - > IO_ADDR_W = info - > regs + S3C2440_NFCMD ;
2005-04-16 15:20:36 -07:00
break ;
2005-03-17 11:31:30 +00:00
case NAND_CTL_SETALE :
2005-06-20 12:48:25 +01:00
chip - > IO_ADDR_W = info - > regs + S3C2440_NFADDR ;
2005-03-17 11:31:30 +00:00
break ;
2005-04-16 15:20:36 -07:00
2005-03-17 11:31:30 +00:00
/* NAND_CTL_CLRCLE: */
/* NAND_CTL_CLRALE: */
2005-04-16 15:20:36 -07:00
default :
2005-06-20 12:48:25 +01:00
chip - > IO_ADDR_W = info - > regs + S3C2440_NFDATA ;
2005-03-17 11:31:30 +00:00
break ;
2005-04-16 15:20:36 -07:00
}
}
/* s3c2410_nand_devready()
*
* returns 0 if the nand is busy , 1 if it is ready
*/
static int s3c2410_nand_devready ( struct mtd_info * mtd )
{
struct s3c2410_nand_info * info = s3c2410_nand_mtd_toinfo ( mtd ) ;
2005-11-07 11:15:49 +00:00
2005-06-20 12:48:25 +01:00
if ( info - > is_s3c2440 )
return readb ( info - > regs + S3C2440_NFSTAT ) & S3C2440_NFSTAT_READY ;
2005-04-16 15:20:36 -07:00
return readb ( info - > regs + S3C2410_NFSTAT ) & S3C2410_NFSTAT_BUSY ;
}
2005-06-20 12:48:25 +01:00
2005-04-16 15:20:36 -07:00
/* ECC handling functions */
static int s3c2410_nand_correct_data ( struct mtd_info * mtd , u_char * dat ,
u_char * read_ecc , u_char * calc_ecc )
{
pr_debug ( " s3c2410_nand_correct_data(%p,%p,%p,%p) \n " ,
mtd , dat , read_ecc , calc_ecc ) ;
pr_debug ( " eccs: read %02x,%02x,%02x vs calc %02x,%02x,%02x \n " ,
read_ecc [ 0 ] , read_ecc [ 1 ] , read_ecc [ 2 ] ,
calc_ecc [ 0 ] , calc_ecc [ 1 ] , calc_ecc [ 2 ] ) ;
if ( read_ecc [ 0 ] = = calc_ecc [ 0 ] & &
read_ecc [ 1 ] = = calc_ecc [ 1 ] & &
2005-11-07 11:15:49 +00:00
read_ecc [ 2 ] = = calc_ecc [ 2 ] )
2005-04-16 15:20:36 -07:00
return 0 ;
/* we curently have no method for correcting the error */
return - 1 ;
}
2005-06-20 12:48:25 +01:00
/* ECC functions
*
* These allow the s3c2410 and s3c2440 to use the controller ' s ECC
* generator block to ECC the data as it passes through ]
*/
2005-04-16 15:20:36 -07:00
static void s3c2410_nand_enable_hwecc ( struct mtd_info * mtd , int mode )
{
struct s3c2410_nand_info * info = s3c2410_nand_mtd_toinfo ( mtd ) ;
unsigned long ctrl ;
ctrl = readl ( info - > regs + S3C2410_NFCONF ) ;
ctrl | = S3C2410_NFCONF_INITECC ;
writel ( ctrl , info - > regs + S3C2410_NFCONF ) ;
}
2005-06-20 12:48:25 +01:00
static void s3c2440_nand_enable_hwecc ( struct mtd_info * mtd , int mode )
{
struct s3c2410_nand_info * info = s3c2410_nand_mtd_toinfo ( mtd ) ;
unsigned long ctrl ;
ctrl = readl ( info - > regs + S3C2440_NFCONT ) ;
writel ( ctrl | S3C2440_NFCONT_INITECC , info - > regs + S3C2440_NFCONT ) ;
}
2005-04-16 15:20:36 -07:00
static int s3c2410_nand_calculate_ecc ( struct mtd_info * mtd ,
const u_char * dat , u_char * ecc_code )
{
struct s3c2410_nand_info * info = s3c2410_nand_mtd_toinfo ( mtd ) ;
ecc_code [ 0 ] = readb ( info - > regs + S3C2410_NFECC + 0 ) ;
ecc_code [ 1 ] = readb ( info - > regs + S3C2410_NFECC + 1 ) ;
ecc_code [ 2 ] = readb ( info - > regs + S3C2410_NFECC + 2 ) ;
pr_debug ( " calculate_ecc: returning ecc %02x,%02x,%02x \n " ,
ecc_code [ 0 ] , ecc_code [ 1 ] , ecc_code [ 2 ] ) ;
return 0 ;
}
2005-06-20 12:48:25 +01:00
static int s3c2440_nand_calculate_ecc ( struct mtd_info * mtd ,
const u_char * dat , u_char * ecc_code )
{
struct s3c2410_nand_info * info = s3c2410_nand_mtd_toinfo ( mtd ) ;
unsigned long ecc = readl ( info - > regs + S3C2440_NFMECC0 ) ;
ecc_code [ 0 ] = ecc ;
ecc_code [ 1 ] = ecc > > 8 ;
ecc_code [ 2 ] = ecc > > 16 ;
pr_debug ( " calculate_ecc: returning ecc %02x,%02x,%02x \n " ,
ecc_code [ 0 ] , ecc_code [ 1 ] , ecc_code [ 2 ] ) ;
return 0 ;
}
/* over-ride the standard functions for a little more speed. We can
* use read / write block to move the data buffers to / from the controller
*/
2005-04-16 15:20:36 -07:00
static void s3c2410_nand_read_buf ( struct mtd_info * mtd , u_char * buf , int len )
{
struct nand_chip * this = mtd - > priv ;
readsb ( this - > IO_ADDR_R , buf , len ) ;
}
static void s3c2410_nand_write_buf ( struct mtd_info * mtd ,
const u_char * buf , int len )
{
struct nand_chip * this = mtd - > priv ;
writesb ( this - > IO_ADDR_W , buf , len ) ;
}
/* device management functions */
2005-11-09 22:32:44 +00:00
static int s3c2410_nand_remove ( struct platform_device * pdev )
2005-04-16 15:20:36 -07:00
{
2005-11-09 22:32:44 +00:00
struct s3c2410_nand_info * info = to_nand_info ( pdev ) ;
2005-04-16 15:20:36 -07:00
2005-11-09 22:32:44 +00:00
platform_set_drvdata ( pdev , NULL ) ;
2005-04-16 15:20:36 -07:00
2005-11-07 11:15:49 +00:00
if ( info = = NULL )
2005-04-16 15:20:36 -07:00
return 0 ;
/* first thing we need to do is release all our mtds
* and their partitions , then go through freeing the
2005-11-07 11:15:49 +00:00
* resources used
2005-04-16 15:20:36 -07:00
*/
2005-11-07 11:15:49 +00:00
2005-04-16 15:20:36 -07:00
if ( info - > mtds ! = NULL ) {
struct s3c2410_nand_mtd * ptr = info - > mtds ;
int mtdno ;
for ( mtdno = 0 ; mtdno < info - > mtd_count ; mtdno + + , ptr + + ) {
pr_debug ( " releasing mtd %d (%p) \n " , mtdno , ptr ) ;
nand_release ( & ptr - > mtd ) ;
}
kfree ( info - > mtds ) ;
}
/* free the common resources */
if ( info - > clk ! = NULL & & ! IS_ERR ( info - > clk ) ) {
clk_disable ( info - > clk ) ;
clk_put ( info - > clk ) ;
}
if ( info - > regs ! = NULL ) {
iounmap ( info - > regs ) ;
info - > regs = NULL ;
}
if ( info - > area ! = NULL ) {
release_resource ( info - > area ) ;
kfree ( info - > area ) ;
info - > area = NULL ;
}
kfree ( info ) ;
return 0 ;
}
# ifdef CONFIG_MTD_PARTITIONS
static int s3c2410_nand_add_partition ( struct s3c2410_nand_info * info ,
struct s3c2410_nand_mtd * mtd ,
struct s3c2410_nand_set * set )
{
if ( set = = NULL )
return add_mtd_device ( & mtd - > mtd ) ;
if ( set - > nr_partitions > 0 & & set - > partitions ! = NULL ) {
return add_mtd_partitions ( & mtd - > mtd ,
set - > partitions ,
set - > nr_partitions ) ;
}
return add_mtd_device ( & mtd - > mtd ) ;
}
# else
static int s3c2410_nand_add_partition ( struct s3c2410_nand_info * info ,
struct s3c2410_nand_mtd * mtd ,
struct s3c2410_nand_set * set )
{
return add_mtd_device ( & mtd - > mtd ) ;
}
# endif
/* s3c2410_nand_init_chip
*
2005-11-07 11:15:49 +00:00
* init a single instance of an chip
2005-04-16 15:20:36 -07:00
*/
static void s3c2410_nand_init_chip ( struct s3c2410_nand_info * info ,
struct s3c2410_nand_mtd * nmtd ,
struct s3c2410_nand_set * set )
{
struct nand_chip * chip = & nmtd - > chip ;
2005-02-18 14:46:15 +00:00
chip - > IO_ADDR_R = info - > regs + S3C2410_NFDATA ;
chip - > IO_ADDR_W = info - > regs + S3C2410_NFDATA ;
2005-04-16 15:20:36 -07:00
chip - > hwcontrol = s3c2410_nand_hwcontrol ;
chip - > dev_ready = s3c2410_nand_devready ;
chip - > write_buf = s3c2410_nand_write_buf ;
chip - > read_buf = s3c2410_nand_read_buf ;
chip - > select_chip = s3c2410_nand_select_chip ;
chip - > chip_delay = 50 ;
chip - > priv = nmtd ;
chip - > options = 0 ;
chip - > controller = & info - > controller ;
2005-06-20 12:48:25 +01:00
if ( info - > is_s3c2440 ) {
chip - > IO_ADDR_R = info - > regs + S3C2440_NFDATA ;
chip - > IO_ADDR_W = info - > regs + S3C2440_NFDATA ;
chip - > hwcontrol = s3c2440_nand_hwcontrol ;
}
2005-04-16 15:20:36 -07:00
nmtd - > info = info ;
nmtd - > mtd . priv = chip ;
nmtd - > set = set ;
if ( hardware_ecc ) {
chip - > correct_data = s3c2410_nand_correct_data ;
chip - > enable_hwecc = s3c2410_nand_enable_hwecc ;
chip - > calculate_ecc = s3c2410_nand_calculate_ecc ;
chip - > eccmode = NAND_ECC_HW3_512 ;
chip - > autooob = & nand_hw_eccoob ;
2005-06-20 12:48:25 +01:00
if ( info - > is_s3c2440 ) {
chip - > enable_hwecc = s3c2440_nand_enable_hwecc ;
chip - > calculate_ecc = s3c2440_nand_calculate_ecc ;
}
2005-04-16 15:20:36 -07:00
} else {
chip - > eccmode = NAND_ECC_SOFT ;
}
}
/* s3c2410_nand_probe
*
* called by device layer when it finds a device matching
* one our driver can handled . This code checks to see if
* it can allocate all necessary resources then calls the
* nand layer to look for devices
*/
2005-11-09 22:32:44 +00:00
static int s3c24xx_nand_probe ( struct platform_device * pdev , int is_s3c2440 )
2005-04-16 15:20:36 -07:00
{
2005-11-09 22:32:44 +00:00
struct s3c2410_platform_nand * plat = to_nand_plat ( pdev ) ;
2005-04-16 15:20:36 -07:00
struct s3c2410_nand_info * info ;
struct s3c2410_nand_mtd * nmtd ;
struct s3c2410_nand_set * sets ;
struct resource * res ;
int err = 0 ;
int size ;
int nr_sets ;
int setno ;
2005-11-09 22:32:44 +00:00
pr_debug ( " s3c2410_nand_probe(%p) \n " , pdev ) ;
2005-04-16 15:20:36 -07:00
info = kmalloc ( sizeof ( * info ) , GFP_KERNEL ) ;
if ( info = = NULL ) {
2005-11-09 22:32:44 +00:00
dev_err ( & pdev - > dev , " no memory for flash info \n " ) ;
2005-04-16 15:20:36 -07:00
err = - ENOMEM ;
goto exit_error ;
}
memzero ( info , sizeof ( * info ) ) ;
2005-11-09 22:32:44 +00:00
platform_set_drvdata ( pdev , info ) ;
2005-04-16 15:20:36 -07:00
spin_lock_init ( & info - > controller . lock ) ;
2005-06-20 12:48:25 +01:00
init_waitqueue_head ( & info - > controller . wq ) ;
2005-04-16 15:20:36 -07:00
/* get the clock source and enable it */
2005-11-09 22:32:44 +00:00
info - > clk = clk_get ( & pdev - > dev , " nand " ) ;
2005-04-16 15:20:36 -07:00
if ( IS_ERR ( info - > clk ) ) {
2005-11-09 22:32:44 +00:00
dev_err ( & pdev - > dev , " failed to get clock " ) ;
2005-04-16 15:20:36 -07:00
err = - ENOENT ;
goto exit_error ;
}
clk_enable ( info - > clk ) ;
/* allocate and map the resource */
2005-06-20 12:48:25 +01:00
/* currently we assume we have the one resource */
res = pdev - > resource ;
2005-04-16 15:20:36 -07:00
size = res - > end - res - > start + 1 ;
info - > area = request_mem_region ( res - > start , size , pdev - > name ) ;
if ( info - > area = = NULL ) {
2005-11-09 22:32:44 +00:00
dev_err ( & pdev - > dev , " cannot reserve register region \n " ) ;
2005-04-16 15:20:36 -07:00
err = - ENOENT ;
goto exit_error ;
}
2005-11-09 22:32:44 +00:00
info - > device = & pdev - > dev ;
2005-06-20 12:48:25 +01:00
info - > platform = plat ;
info - > regs = ioremap ( res - > start , size ) ;
info - > is_s3c2440 = is_s3c2440 ;
2005-04-16 15:20:36 -07:00
if ( info - > regs = = NULL ) {
2005-11-09 22:32:44 +00:00
dev_err ( & pdev - > dev , " cannot reserve register region \n " ) ;
2005-04-16 15:20:36 -07:00
err = - EIO ;
goto exit_error ;
2005-11-07 11:15:49 +00:00
}
2005-04-16 15:20:36 -07:00
2005-11-09 22:32:44 +00:00
dev_dbg ( & pdev - > dev , " mapped registers at %p \n " , info - > regs ) ;
2005-04-16 15:20:36 -07:00
/* initialise the hardware */
2005-11-09 22:32:44 +00:00
err = s3c2410_nand_inithw ( info , pdev ) ;
2005-04-16 15:20:36 -07:00
if ( err ! = 0 )
goto exit_error ;
sets = ( plat ! = NULL ) ? plat - > sets : NULL ;
nr_sets = ( plat ! = NULL ) ? plat - > nr_sets : 1 ;
info - > mtd_count = nr_sets ;
/* allocate our information */
size = nr_sets * sizeof ( * info - > mtds ) ;
info - > mtds = kmalloc ( size , GFP_KERNEL ) ;
if ( info - > mtds = = NULL ) {
2005-11-09 22:32:44 +00:00
dev_err ( & pdev - > dev , " failed to allocate mtd storage \n " ) ;
2005-04-16 15:20:36 -07:00
err = - ENOMEM ;
goto exit_error ;
}
memzero ( info - > mtds , size ) ;
/* initialise all possible chips */
nmtd = info - > mtds ;
for ( setno = 0 ; setno < nr_sets ; setno + + , nmtd + + ) {
pr_debug ( " initialising set %d (%p, info %p) \n " ,
setno , nmtd , info ) ;
2005-11-07 11:15:49 +00:00
2005-04-16 15:20:36 -07:00
s3c2410_nand_init_chip ( info , nmtd , sets ) ;
nmtd - > scan_res = nand_scan ( & nmtd - > mtd ,
( sets ) ? sets - > nr_chips : 1 ) ;
if ( nmtd - > scan_res = = 0 ) {
s3c2410_nand_add_partition ( info , nmtd , sets ) ;
}
if ( sets ! = NULL )
sets + + ;
}
2005-11-07 11:15:49 +00:00
2005-04-16 15:20:36 -07:00
pr_debug ( " initialised ok \n " ) ;
return 0 ;
exit_error :
2005-11-09 22:32:44 +00:00
s3c2410_nand_remove ( pdev ) ;
2005-04-16 15:20:36 -07:00
if ( err = = 0 )
err = - EINVAL ;
return err ;
}
2005-06-20 12:48:25 +01:00
/* driver device registration */
2005-11-09 22:32:44 +00:00
static int s3c2410_nand_probe ( struct platform_device * dev )
2005-06-20 12:48:25 +01:00
{
return s3c24xx_nand_probe ( dev , 0 ) ;
}
2005-11-09 22:32:44 +00:00
static int s3c2440_nand_probe ( struct platform_device * dev )
2005-06-20 12:48:25 +01:00
{
return s3c24xx_nand_probe ( dev , 1 ) ;
}
2005-11-09 22:32:44 +00:00
static struct platform_driver s3c2410_nand_driver = {
2005-04-16 15:20:36 -07:00
. probe = s3c2410_nand_probe ,
. remove = s3c2410_nand_remove ,
2005-11-09 22:32:44 +00:00
. driver = {
. name = " s3c2410-nand " ,
. owner = THIS_MODULE ,
} ,
2005-04-16 15:20:36 -07:00
} ;
2005-11-09 22:32:44 +00:00
static struct platform_driver s3c2440_nand_driver = {
2005-06-20 12:48:25 +01:00
. probe = s3c2440_nand_probe ,
. remove = s3c2410_nand_remove ,
2005-11-09 22:32:44 +00:00
. driver = {
. name = " s3c2440-nand " ,
. owner = THIS_MODULE ,
} ,
2005-06-20 12:48:25 +01:00
} ;
2005-04-16 15:20:36 -07:00
static int __init s3c2410_nand_init ( void )
{
2005-06-20 12:48:25 +01:00
printk ( " S3C24XX NAND Driver, (c) 2004 Simtec Electronics \n " ) ;
2005-11-09 22:32:44 +00:00
platform_driver_register ( & s3c2440_nand_driver ) ;
return platform_driver_register ( & s3c2410_nand_driver ) ;
2005-04-16 15:20:36 -07:00
}
static void __exit s3c2410_nand_exit ( void )
{
2005-11-09 22:32:44 +00:00
platform_driver_unregister ( & s3c2440_nand_driver ) ;
platform_driver_unregister ( & s3c2410_nand_driver ) ;
2005-04-16 15:20:36 -07:00
}
module_init ( s3c2410_nand_init ) ;
module_exit ( s3c2410_nand_exit ) ;
MODULE_LICENSE ( " GPL " ) ;
MODULE_AUTHOR ( " Ben Dooks <ben@simtec.co.uk> " ) ;
2005-06-20 12:48:25 +01:00
MODULE_DESCRIPTION ( " S3C24XX MTD NAND driver " ) ;