2021-09-14 05:16:29 +03:00
// SPDX-License-Identifier: GPL-2.0-only
//
// Copyright (c) 2021 MediaTek Inc.
// Author: Chun-Jie Chen <chun-jie.chen@mediatek.com>
# include "clk-gate.h"
# include "clk-mtk.h"
# include <dt-bindings/clock/mt8195-clk.h>
# include <linux/clk-provider.h>
# include <linux/platform_device.h>
static const struct mtk_gate_regs vpp0_0_cg_regs = {
. set_ofs = 0x24 ,
. clr_ofs = 0x28 ,
. sta_ofs = 0x20 ,
} ;
static const struct mtk_gate_regs vpp0_1_cg_regs = {
. set_ofs = 0x30 ,
. clr_ofs = 0x34 ,
. sta_ofs = 0x2c ,
} ;
static const struct mtk_gate_regs vpp0_2_cg_regs = {
. set_ofs = 0x3c ,
. clr_ofs = 0x40 ,
. sta_ofs = 0x38 ,
} ;
# define GATE_VPP0_0(_id, _name, _parent, _shift) \
GATE_MTK ( _id , _name , _parent , & vpp0_0_cg_regs , _shift , & mtk_clk_gate_ops_setclr )
# define GATE_VPP0_1(_id, _name, _parent, _shift) \
GATE_MTK ( _id , _name , _parent , & vpp0_1_cg_regs , _shift , & mtk_clk_gate_ops_setclr )
# define GATE_VPP0_2(_id, _name, _parent, _shift) \
GATE_MTK ( _id , _name , _parent , & vpp0_2_cg_regs , _shift , & mtk_clk_gate_ops_setclr )
static const struct mtk_gate vpp0_clks [ ] = {
/* VPP0_0 */
GATE_VPP0_0 ( CLK_VPP0_MDP_FG , " vpp0_mdp_fg " , " top_vpp " , 1 ) ,
GATE_VPP0_0 ( CLK_VPP0_STITCH , " vpp0_stitch " , " top_vpp " , 2 ) ,
GATE_VPP0_0 ( CLK_VPP0_PADDING , " vpp0_padding " , " top_vpp " , 7 ) ,
GATE_VPP0_0 ( CLK_VPP0_MDP_TCC , " vpp0_mdp_tcc " , " top_vpp " , 8 ) ,
GATE_VPP0_0 ( CLK_VPP0_WARP0_ASYNC_TX , " vpp0_warp0_async_tx " , " top_vpp " , 10 ) ,
GATE_VPP0_0 ( CLK_VPP0_WARP1_ASYNC_TX , " vpp0_warp1_async_tx " , " top_vpp " , 11 ) ,
GATE_VPP0_0 ( CLK_VPP0_MUTEX , " vpp0_mutex " , " top_vpp " , 13 ) ,
GATE_VPP0_0 ( CLK_VPP0_VPP02VPP1_RELAY , " vpp0_vpp02vpp1_relay " , " top_vpp " , 14 ) ,
GATE_VPP0_0 ( CLK_VPP0_VPP12VPP0_ASYNC , " vpp0_vpp12vpp0_async " , " top_vpp " , 15 ) ,
GATE_VPP0_0 ( CLK_VPP0_MMSYSRAM_TOP , " vpp0_mmsysram_top " , " top_vpp " , 16 ) ,
GATE_VPP0_0 ( CLK_VPP0_MDP_AAL , " vpp0_mdp_aal " , " top_vpp " , 17 ) ,
GATE_VPP0_0 ( CLK_VPP0_MDP_RSZ , " vpp0_mdp_rsz " , " top_vpp " , 18 ) ,
/* VPP0_1 */
GATE_VPP0_1 ( CLK_VPP0_SMI_COMMON , " vpp0_smi_common " , " top_vpp " , 0 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_VDO0_LARB0 , " vpp0_gals_vdo0_larb0 " , " top_vpp " , 1 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_VDO0_LARB1 , " vpp0_gals_vdo0_larb1 " , " top_vpp " , 2 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_VENCSYS , " vpp0_gals_vencsys " , " top_vpp " , 3 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_VENCSYS_CORE1 , " vpp0_gals_vencsys_core1 " , " top_vpp " , 4 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_INFRA , " vpp0_gals_infra " , " top_vpp " , 5 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_CAMSYS , " vpp0_gals_camsys " , " top_vpp " , 6 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_VPP1_LARB5 , " vpp0_gals_vpp1_larb5 " , " top_vpp " , 7 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_VPP1_LARB6 , " vpp0_gals_vpp1_larb6 " , " top_vpp " , 8 ) ,
GATE_VPP0_1 ( CLK_VPP0_SMI_REORDER , " vpp0_smi_reorder " , " top_vpp " , 9 ) ,
GATE_VPP0_1 ( CLK_VPP0_SMI_IOMMU , " vpp0_smi_iommu " , " top_vpp " , 10 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_IMGSYS_CAMSYS , " vpp0_gals_imgsys_camsys " , " top_vpp " , 11 ) ,
GATE_VPP0_1 ( CLK_VPP0_MDP_RDMA , " vpp0_mdp_rdma " , " top_vpp " , 12 ) ,
GATE_VPP0_1 ( CLK_VPP0_MDP_WROT , " vpp0_mdp_wrot " , " top_vpp " , 13 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_EMI0_EMI1 , " vpp0_gals_emi0_emi1 " , " top_vpp " , 16 ) ,
GATE_VPP0_1 ( CLK_VPP0_SMI_SUB_COMMON_REORDER , " vpp0_smi_sub_common_reorder " , " top_vpp " , 17 ) ,
GATE_VPP0_1 ( CLK_VPP0_SMI_RSI , " vpp0_smi_rsi " , " top_vpp " , 18 ) ,
GATE_VPP0_1 ( CLK_VPP0_SMI_COMMON_LARB4 , " vpp0_smi_common_larb4 " , " top_vpp " , 19 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_VDEC_VDEC_CORE1 , " vpp0_gals_vdec_vdec_core1 " , " top_vpp " , 20 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_VPP1_WPE , " vpp0_gals_vpp1_wpe " , " top_vpp " , 21 ) ,
GATE_VPP0_1 ( CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1 , " vpp0_gals_vdo0_vdo1_vencsys_core1 " ,
" top_vpp " , 22 ) ,
GATE_VPP0_1 ( CLK_VPP0_FAKE_ENG , " vpp0_fake_eng " , " top_vpp " , 23 ) ,
GATE_VPP0_1 ( CLK_VPP0_MDP_HDR , " vpp0_mdp_hdr " , " top_vpp " , 24 ) ,
GATE_VPP0_1 ( CLK_VPP0_MDP_TDSHP , " vpp0_mdp_tdshp " , " top_vpp " , 25 ) ,
GATE_VPP0_1 ( CLK_VPP0_MDP_COLOR , " vpp0_mdp_color " , " top_vpp " , 26 ) ,
GATE_VPP0_1 ( CLK_VPP0_MDP_OVL , " vpp0_mdp_ovl " , " top_vpp " , 27 ) ,
/* VPP0_2 */
GATE_VPP0_2 ( CLK_VPP0_WARP0_RELAY , " vpp0_warp0_relay " , " top_wpe_vpp " , 0 ) ,
GATE_VPP0_2 ( CLK_VPP0_WARP0_MDP_DL_ASYNC , " vpp0_warp0_mdp_dl_async " , " top_wpe_vpp " , 1 ) ,
GATE_VPP0_2 ( CLK_VPP0_WARP1_RELAY , " vpp0_warp1_relay " , " top_wpe_vpp " , 2 ) ,
GATE_VPP0_2 ( CLK_VPP0_WARP1_MDP_DL_ASYNC , " vpp0_warp1_mdp_dl_async " , " top_wpe_vpp " , 3 ) ,
} ;
static const struct mtk_clk_desc vpp0_desc = {
. clks = vpp0_clks ,
. num_clks = ARRAY_SIZE ( vpp0_clks ) ,
} ;
static const struct of_device_id of_match_clk_mt8195_vpp0 [ ] = {
{
. compatible = " mediatek,mt8195-vppsys0 " ,
. data = & vpp0_desc ,
} , {
/* sentinel */
}
} ;
static struct platform_driver clk_mt8195_vpp0_drv = {
. probe = mtk_clk_simple_probe ,
2022-02-08 15:40:31 +03:00
. remove = mtk_clk_simple_remove ,
2021-09-14 05:16:29 +03:00
. driver = {
. name = " clk-mt8195-vpp0 " ,
. of_match_table = of_match_clk_mt8195_vpp0 ,
} ,
} ;
builtin_platform_driver ( clk_mt8195_vpp0_drv ) ;