2010-12-18 16:39:28 +03:00
/*
* Copyright ( C ) 2009 - 2010 Freescale Semiconductor , Inc . All Rights Reserved .
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation ; either version 2 of the License , or
* ( at your option ) any later version .
*
* This program is distributed in the hope that it will be useful ,
* but WITHOUT ANY WARRANTY ; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE . See the
* GNU General Public License for more details .
*
* You should have received a copy of the GNU General Public License along
* with this program ; if not , write to the Free Software Foundation , Inc . ,
* 51 Franklin Street , Fifth Floor , Boston , MA 02110 - 1301 USA .
*/
# include <linux/kernel.h>
# include <linux/init.h>
# include <linux/irq.h>
2015-07-08 00:11:46 +03:00
# include <linux/irqchip.h>
2012-08-20 17:34:56 +04:00
# include <linux/irqdomain.h>
2010-12-18 16:39:28 +03:00
# include <linux/io.h>
2012-08-20 17:34:56 +04:00
# include <linux/of.h>
2013-03-25 17:13:22 +04:00
# include <linux/of_address.h>
2012-08-20 17:34:56 +04:00
# include <linux/of_irq.h>
2013-03-25 17:20:05 +04:00
# include <linux/stmp_device.h>
2012-08-20 06:14:56 +04:00
# include <asm/exception.h>
2010-12-18 16:39:28 +03:00
# define HW_ICOLL_VECTOR 0x0000
# define HW_ICOLL_LEVELACK 0x0010
# define HW_ICOLL_CTRL 0x0020
2012-08-20 06:14:56 +04:00
# define HW_ICOLL_STAT_OFFSET 0x0070
2010-12-18 16:39:28 +03:00
# define HW_ICOLL_INTERRUPTn_SET(n) (0x0124 + (n) * 0x10)
# define HW_ICOLL_INTERRUPTn_CLR(n) (0x0128 + (n) * 0x10)
# define BM_ICOLL_INTERRUPTn_ENABLE 0x00000004
# define BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 0x1
2012-08-20 17:34:56 +04:00
# define ICOLL_NUM_IRQS 128
2013-03-25 17:13:22 +04:00
static void __iomem * icoll_base ;
2012-08-20 17:34:56 +04:00
static struct irq_domain * icoll_domain ;
2010-12-18 16:39:28 +03:00
2011-02-18 23:31:41 +03:00
static void icoll_ack_irq ( struct irq_data * d )
2010-12-18 16:39:28 +03:00
{
/*
* The Interrupt Collector is able to prioritize irqs .
* Currently only level 0 is used . So acking can use
* BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 unconditionally .
*/
__raw_writel ( BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 ,
icoll_base + HW_ICOLL_LEVELACK ) ;
}
2011-02-18 23:31:41 +03:00
static void icoll_mask_irq ( struct irq_data * d )
2010-12-18 16:39:28 +03:00
{
__raw_writel ( BM_ICOLL_INTERRUPTn_ENABLE ,
2012-08-20 17:34:56 +04:00
icoll_base + HW_ICOLL_INTERRUPTn_CLR ( d - > hwirq ) ) ;
2010-12-18 16:39:28 +03:00
}
2011-02-18 23:31:41 +03:00
static void icoll_unmask_irq ( struct irq_data * d )
2010-12-18 16:39:28 +03:00
{
__raw_writel ( BM_ICOLL_INTERRUPTn_ENABLE ,
2012-08-20 17:34:56 +04:00
icoll_base + HW_ICOLL_INTERRUPTn_SET ( d - > hwirq ) ) ;
2010-12-18 16:39:28 +03:00
}
static struct irq_chip mxs_icoll_chip = {
2011-02-18 23:31:41 +03:00
. irq_ack = icoll_ack_irq ,
. irq_mask = icoll_mask_irq ,
. irq_unmask = icoll_unmask_irq ,
2010-12-18 16:39:28 +03:00
} ;
2012-08-20 06:14:56 +04:00
asmlinkage void __exception_irq_entry icoll_handle_irq ( struct pt_regs * regs )
{
u32 irqnr ;
2013-05-28 19:00:57 +04:00
irqnr = __raw_readl ( icoll_base + HW_ICOLL_STAT_OFFSET ) ;
__raw_writel ( irqnr , icoll_base + HW_ICOLL_VECTOR ) ;
2014-08-26 14:03:24 +04:00
handle_domain_irq ( icoll_domain , irqnr , regs ) ;
2012-08-20 06:14:56 +04:00
}
2012-08-20 17:34:56 +04:00
static int icoll_irq_domain_map ( struct irq_domain * d , unsigned int virq ,
irq_hw_number_t hw )
2010-12-18 16:39:28 +03:00
{
2012-08-20 17:34:56 +04:00
irq_set_chip_and_handler ( virq , & mxs_icoll_chip , handle_level_irq ) ;
return 0 ;
}
2010-12-18 16:39:28 +03:00
2015-04-27 15:54:24 +03:00
static const struct irq_domain_ops icoll_irq_domain_ops = {
2012-08-20 17:34:56 +04:00
. map = icoll_irq_domain_map ,
. xlate = irq_domain_xlate_onecell ,
} ;
2014-05-12 20:37:07 +04:00
static int __init icoll_of_init ( struct device_node * np ,
2012-08-20 17:34:56 +04:00
struct device_node * interrupt_parent )
{
2013-03-25 17:13:22 +04:00
icoll_base = of_iomap ( np , 0 ) ;
2015-10-12 22:15:30 +03:00
if ( ! icoll_base )
panic ( " %s: unable to map resource " , np - > full_name ) ;
2013-03-25 17:13:22 +04:00
2010-12-18 16:39:28 +03:00
/*
* Interrupt Collector reset , which initializes the priority
* for each irq to level 0.
*/
2013-03-25 17:20:05 +04:00
stmp_reset_block ( icoll_base + HW_ICOLL_CTRL ) ;
2010-12-18 16:39:28 +03:00
2012-08-20 17:34:56 +04:00
icoll_domain = irq_domain_add_linear ( np , ICOLL_NUM_IRQS ,
& icoll_irq_domain_ops , NULL ) ;
2015-10-12 22:15:30 +03:00
if ( ! icoll_domain )
panic ( " %s: unable to create irqdomain " , np - > full_name ) ;
return 0 ;
2012-08-20 17:34:56 +04:00
}
2013-03-25 17:34:51 +04:00
IRQCHIP_DECLARE ( mxs , " fsl,icoll " , icoll_of_init ) ;