2011-02-14 14:59:52 +09:00
/* linux/arch/arm/mach-exynos4/mach-smdkc210.c
2010-08-06 20:12:06 +09:00
*
2011-02-14 14:59:52 +09:00
* Copyright ( c ) 2010 - 2011 Samsung Electronics Co . , Ltd .
* http : //www.samsung.com
2010-08-06 20:12:06 +09:00
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation .
*/
# include <linux/serial_core.h>
2010-10-06 14:50:20 +09:00
# include <linux/gpio.h>
# include <linux/mmc/host.h>
# include <linux/platform_device.h>
2010-10-26 12:51:17 +09:00
# include <linux/smsc911x.h>
# include <linux/io.h>
2010-12-21 09:59:57 +09:00
# include <linux/i2c.h>
2010-08-06 20:12:06 +09:00
# include <asm/mach/arch.h>
# include <asm/mach-types.h>
# include <plat/regs-serial.h>
2010-11-15 09:18:57 +09:00
# include <plat/regs-srom.h>
2011-02-14 14:59:52 +09:00
# include <plat/exynos4.h>
2010-08-06 20:12:06 +09:00
# include <plat/cpu.h>
2010-09-20 15:25:51 +09:00
# include <plat/devs.h>
2010-10-06 14:50:20 +09:00
# include <plat/sdhci.h>
2010-12-21 09:59:57 +09:00
# include <plat/iic.h>
2010-12-03 17:15:40 +09:00
# include <plat/pd.h>
2010-08-06 20:12:06 +09:00
# include <mach/map.h>
/* Following are default values for UCON, ULCON and UFCON UART registers */
# define SMDKC210_UCON_DEFAULT (S3C2410_UCON_TXILEVEL | \
S3C2410_UCON_RXILEVEL | \
S3C2410_UCON_TXIRQMODE | \
S3C2410_UCON_RXIRQMODE | \
S3C2410_UCON_RXFIFO_TOI | \
S3C2443_UCON_RXERR_IRQEN )
# define SMDKC210_ULCON_DEFAULT S3C2410_LCON_CS8
# define SMDKC210_UFCON_DEFAULT (S3C2410_UFCON_FIFOMODE | \
S5PV210_UFCON_TXTRIG4 | \
S5PV210_UFCON_RXTRIG4 )
static struct s3c2410_uartcfg smdkc210_uartcfgs [ ] __initdata = {
[ 0 ] = {
. hwport = 0 ,
. flags = 0 ,
. ucon = SMDKC210_UCON_DEFAULT ,
. ulcon = SMDKC210_ULCON_DEFAULT ,
. ufcon = SMDKC210_UFCON_DEFAULT ,
} ,
[ 1 ] = {
. hwport = 1 ,
. flags = 0 ,
. ucon = SMDKC210_UCON_DEFAULT ,
. ulcon = SMDKC210_ULCON_DEFAULT ,
. ufcon = SMDKC210_UFCON_DEFAULT ,
} ,
[ 2 ] = {
. hwport = 2 ,
. flags = 0 ,
. ucon = SMDKC210_UCON_DEFAULT ,
. ulcon = SMDKC210_ULCON_DEFAULT ,
. ufcon = SMDKC210_UFCON_DEFAULT ,
} ,
[ 3 ] = {
. hwport = 3 ,
. flags = 0 ,
. ucon = SMDKC210_UCON_DEFAULT ,
. ulcon = SMDKC210_ULCON_DEFAULT ,
. ufcon = SMDKC210_UFCON_DEFAULT ,
} ,
} ;
2010-10-06 14:50:20 +09:00
static struct s3c_sdhci_platdata smdkc210_hsmmc0_pdata __initdata = {
. cd_type = S3C_SDHCI_CD_GPIO ,
2011-02-14 14:59:52 +09:00
. ext_cd_gpio = EXYNOS4_GPK0 ( 2 ) ,
2010-10-06 14:50:20 +09:00
. ext_cd_gpio_invert = 1 ,
2010-10-08 18:03:27 +09:00
. clk_type = S3C_SDHCI_CLK_DIV_EXTERNAL ,
2011-02-14 14:59:52 +09:00
# ifdef CONFIG_EXYNOS4_SDHCI_CH0_8BIT
2010-10-06 14:50:20 +09:00
. max_width = 8 ,
. host_caps = MMC_CAP_8_BIT_DATA ,
# endif
} ;
static struct s3c_sdhci_platdata smdkc210_hsmmc1_pdata __initdata = {
. cd_type = S3C_SDHCI_CD_GPIO ,
2011-02-14 14:59:52 +09:00
. ext_cd_gpio = EXYNOS4_GPK0 ( 2 ) ,
2010-10-06 14:50:20 +09:00
. ext_cd_gpio_invert = 1 ,
2010-10-08 18:03:27 +09:00
. clk_type = S3C_SDHCI_CLK_DIV_EXTERNAL ,
2010-10-06 14:50:20 +09:00
} ;
static struct s3c_sdhci_platdata smdkc210_hsmmc2_pdata __initdata = {
. cd_type = S3C_SDHCI_CD_GPIO ,
2011-02-14 14:59:52 +09:00
. ext_cd_gpio = EXYNOS4_GPK2 ( 2 ) ,
2010-10-06 14:50:20 +09:00
. ext_cd_gpio_invert = 1 ,
2010-10-08 18:03:27 +09:00
. clk_type = S3C_SDHCI_CLK_DIV_EXTERNAL ,
2011-02-14 14:59:52 +09:00
# ifdef CONFIG_EXYNOS4_SDHCI_CH2_8BIT
2010-10-06 14:50:20 +09:00
. max_width = 8 ,
. host_caps = MMC_CAP_8_BIT_DATA ,
# endif
} ;
static struct s3c_sdhci_platdata smdkc210_hsmmc3_pdata __initdata = {
. cd_type = S3C_SDHCI_CD_GPIO ,
2011-02-14 14:59:52 +09:00
. ext_cd_gpio = EXYNOS4_GPK2 ( 2 ) ,
2010-10-06 14:50:20 +09:00
. ext_cd_gpio_invert = 1 ,
2010-10-08 18:03:27 +09:00
. clk_type = S3C_SDHCI_CLK_DIV_EXTERNAL ,
2010-10-06 14:50:20 +09:00
} ;
2010-10-26 12:51:17 +09:00
static struct resource smdkc210_smsc911x_resources [ ] = {
[ 0 ] = {
2011-02-14 14:59:52 +09:00
. start = EXYNOS4_PA_SROM_BANK ( 1 ) ,
. end = EXYNOS4_PA_SROM_BANK ( 1 ) + SZ_64K - 1 ,
2010-10-26 12:51:17 +09:00
. flags = IORESOURCE_MEM ,
} ,
[ 1 ] = {
. start = IRQ_EINT ( 5 ) ,
. end = IRQ_EINT ( 5 ) ,
. flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW ,
} ,
} ;
static struct smsc911x_platform_config smsc9215_config = {
2011-03-25 15:48:15 +09:00
. irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW ,
2010-10-26 12:51:17 +09:00
. irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL ,
. flags = SMSC911X_USE_16BIT | SMSC911X_FORCE_INTERNAL_PHY ,
. phy_interface = PHY_INTERFACE_MODE_MII ,
. mac = { 0x00 , 0x80 , 0x00 , 0x23 , 0x45 , 0x67 } ,
} ;
static struct platform_device smdkc210_smsc911x = {
. name = " smsc911x " ,
. id = - 1 ,
. num_resources = ARRAY_SIZE ( smdkc210_smsc911x_resources ) ,
. resource = smdkc210_smsc911x_resources ,
. dev = {
. platform_data = & smsc9215_config ,
} ,
} ;
2010-12-21 09:59:57 +09:00
static struct i2c_board_info i2c_devs1 [ ] __initdata = {
{ I2C_BOARD_INFO ( " wm8994 " , 0x1a ) , } ,
} ;
2010-09-20 15:25:51 +09:00
static struct platform_device * smdkc210_devices [ ] __initdata = {
2010-10-06 14:50:20 +09:00
& s3c_device_hsmmc0 ,
& s3c_device_hsmmc1 ,
& s3c_device_hsmmc2 ,
& s3c_device_hsmmc3 ,
2010-12-31 10:52:05 +09:00
& s3c_device_i2c1 ,
2010-09-20 15:25:51 +09:00
& s3c_device_rtc ,
2010-09-20 15:33:04 +09:00
& s3c_device_wdt ,
2011-02-14 14:59:52 +09:00
& exynos4_device_ac97 ,
& exynos4_device_i2s0 ,
& exynos4_device_pd [ PD_MFC ] ,
& exynos4_device_pd [ PD_G3D ] ,
& exynos4_device_pd [ PD_LCD0 ] ,
& exynos4_device_pd [ PD_LCD1 ] ,
& exynos4_device_pd [ PD_CAM ] ,
& exynos4_device_pd [ PD_TV ] ,
& exynos4_device_pd [ PD_GPS ] ,
& exynos4_device_sysmmu ,
2011-01-18 14:41:43 +09:00
& samsung_asoc_dma ,
& smdkc210_smsc911x ,
2010-09-20 15:25:51 +09:00
} ;
2010-10-26 12:51:17 +09:00
static void __init smdkc210_smsc911x_init ( void )
{
u32 cs1 ;
/* configure nCS1 width to 16 bits */
2010-11-15 09:18:57 +09:00
cs1 = __raw_readl ( S5P_SROM_BW ) &
~ ( S5P_SROM_BW__CS_MASK < < S5P_SROM_BW__NCS1__SHIFT ) ;
cs1 | = ( ( 1 < < S5P_SROM_BW__DATAWIDTH__SHIFT ) |
( 1 < < S5P_SROM_BW__WAITENABLE__SHIFT ) |
( 1 < < S5P_SROM_BW__BYTEENABLE__SHIFT ) ) < <
S5P_SROM_BW__NCS1__SHIFT ;
__raw_writel ( cs1 , S5P_SROM_BW ) ;
2010-10-26 12:51:17 +09:00
/* set timing for nCS1 suitable for ethernet chip */
2010-11-15 09:18:57 +09:00
__raw_writel ( ( 0x1 < < S5P_SROM_BCX__PMC__SHIFT ) |
( 0x9 < < S5P_SROM_BCX__TACP__SHIFT ) |
( 0xc < < S5P_SROM_BCX__TCAH__SHIFT ) |
( 0x1 < < S5P_SROM_BCX__TCOH__SHIFT ) |
( 0x6 < < S5P_SROM_BCX__TACC__SHIFT ) |
( 0x1 < < S5P_SROM_BCX__TCOS__SHIFT ) |
( 0x1 < < S5P_SROM_BCX__TACS__SHIFT ) , S5P_SROM_BC1 ) ;
2010-10-26 12:51:17 +09:00
}
2010-08-06 20:12:06 +09:00
static void __init smdkc210_map_io ( void )
{
s5p_init_io ( NULL , 0 , S5P_VA_CHIPID ) ;
s3c24xx_init_clocks ( 24000000 ) ;
s3c24xx_init_uarts ( smdkc210_uartcfgs , ARRAY_SIZE ( smdkc210_uartcfgs ) ) ;
}
static void __init smdkc210_machine_init ( void )
{
2010-12-21 09:59:57 +09:00
s3c_i2c1_set_platdata ( NULL ) ;
i2c_register_board_info ( 1 , i2c_devs1 , ARRAY_SIZE ( i2c_devs1 ) ) ;
2010-10-26 12:51:17 +09:00
smdkc210_smsc911x_init ( ) ;
2010-10-06 14:50:20 +09:00
s3c_sdhci0_set_platdata ( & smdkc210_hsmmc0_pdata ) ;
s3c_sdhci1_set_platdata ( & smdkc210_hsmmc1_pdata ) ;
s3c_sdhci2_set_platdata ( & smdkc210_hsmmc2_pdata ) ;
s3c_sdhci3_set_platdata ( & smdkc210_hsmmc3_pdata ) ;
2010-09-20 15:25:51 +09:00
platform_add_devices ( smdkc210_devices , ARRAY_SIZE ( smdkc210_devices ) ) ;
2010-08-06 20:12:06 +09:00
}
MACHINE_START ( SMDKC210 , " SMDKC210 " )
/* Maintainer: Kukjin Kim <kgene.kim@samsung.com> */
. boot_params = S5P_PA_SDRAM + 0x100 ,
2011-02-14 14:59:52 +09:00
. init_irq = exynos4_init_irq ,
2010-08-06 20:12:06 +09:00
. map_io = smdkc210_map_io ,
. init_machine = smdkc210_machine_init ,
2011-02-14 14:59:52 +09:00
. timer = & exynos4_timer ,
2010-08-06 20:12:06 +09:00
MACHINE_END