2007-02-11 18:31:01 +01:00
/* linux/arch/arm/mach-s3c2440/mach-osiris.c
2006-03-20 17:10:02 +00:00
*
2008-07-03 11:24:40 +01:00
* Copyright ( c ) 2005 , 2008 Simtec Electronics
2006-03-20 17:10:02 +00:00
* http : //armlinux.simtec.co.uk/
* Ben Dooks < ben @ simtec . co . uk >
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation .
*/
# include <linux/kernel.h>
# include <linux/types.h>
# include <linux/interrupt.h>
# include <linux/list.h>
# include <linux/timer.h>
# include <linux/init.h>
2009-05-13 22:52:24 +01:00
# include <linux/gpio.h>
2006-03-20 17:10:02 +00:00
# include <linux/device.h>
2007-06-06 10:36:09 +01:00
# include <linux/sysdev.h>
2006-12-17 23:22:26 +01:00
# include <linux/serial_core.h>
2008-04-16 00:12:39 +01:00
# include <linux/clk.h>
2008-07-03 11:24:40 +01:00
# include <linux/i2c.h>
2008-09-06 12:10:45 +01:00
# include <linux/io.h>
2006-03-20 17:10:02 +00:00
# include <asm/mach/arch.h>
# include <asm/mach/map.h>
# include <asm/mach/irq.h>
2008-08-05 16:14:15 +01:00
# include <mach/osiris-map.h>
# include <mach/osiris-cpld.h>
2006-03-20 17:10:02 +00:00
2008-08-05 16:14:15 +01:00
# include <mach/hardware.h>
2006-03-20 17:10:02 +00:00
# include <asm/irq.h>
# include <asm/mach-types.h>
2009-07-30 23:23:32 +01:00
# include <plat/cpu-freq.h>
2008-10-07 22:26:09 +01:00
# include <plat/regs-serial.h>
2008-08-05 16:14:15 +01:00
# include <mach/regs-gpio.h>
# include <mach/regs-mem.h>
# include <mach/regs-lcd.h>
2008-10-30 10:14:35 +00:00
# include <plat/nand.h>
2008-10-31 16:14:40 +00:00
# include <plat/iic.h>
2006-03-20 17:10:02 +00:00
# include <linux/mtd/mtd.h>
# include <linux/mtd/nand.h>
# include <linux/mtd/nand_ecc.h>
# include <linux/mtd/partitions.h>
2008-10-07 23:09:51 +01:00
# include <plat/clock.h>
2008-10-07 22:26:09 +01:00
# include <plat/devs.h>
# include <plat/cpu.h>
2006-03-20 17:10:02 +00:00
2007-05-11 20:40:30 +01:00
/* onboard perihperal map */
2006-03-20 17:10:02 +00:00
static struct map_desc osiris_iodesc [ ] __initdata = {
/* ISA IO areas (may be over-written later) */
{
. virtual = ( u32 ) S3C24XX_VA_ISA_BYTE ,
. pfn = __phys_to_pfn ( S3C2410_CS5 ) ,
. length = SZ_16M ,
. type = MT_DEVICE ,
} , {
. virtual = ( u32 ) S3C24XX_VA_ISA_WORD ,
. pfn = __phys_to_pfn ( S3C2410_CS5 ) ,
. length = SZ_16M ,
. type = MT_DEVICE ,
} ,
/* CPLD control registers */
{
2007-06-06 09:51:51 +01:00
. virtual = ( u32 ) OSIRIS_VA_CTRL0 ,
. pfn = __phys_to_pfn ( OSIRIS_PA_CTRL0 ) ,
. length = SZ_16K ,
. type = MT_DEVICE ,
} , {
2006-03-20 17:10:02 +00:00
. virtual = ( u32 ) OSIRIS_VA_CTRL1 ,
. pfn = __phys_to_pfn ( OSIRIS_PA_CTRL1 ) ,
. length = SZ_16K ,
2006-07-26 20:16:39 +01:00
. type = MT_DEVICE ,
2006-03-20 17:10:02 +00:00
} , {
. virtual = ( u32 ) OSIRIS_VA_CTRL2 ,
. pfn = __phys_to_pfn ( OSIRIS_PA_CTRL2 ) ,
. length = SZ_16K ,
2006-07-26 20:16:39 +01:00
. type = MT_DEVICE ,
2007-06-06 09:51:51 +01:00
} , {
. virtual = ( u32 ) OSIRIS_VA_IDREG ,
. pfn = __phys_to_pfn ( OSIRIS_PA_IDREG ) ,
. length = SZ_16K ,
. type = MT_DEVICE ,
2006-03-20 17:10:02 +00:00
} ,
} ;
# define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
# define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
# define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
static struct s3c24xx_uart_clksrc osiris_serial_clocks [ ] = {
[ 0 ] = {
. name = " uclk " ,
. divisor = 1 ,
. min_baud = 0 ,
. max_baud = 0 ,
} ,
[ 1 ] = {
. name = " pclk " ,
. divisor = 1 ,
. min_baud = 0 ,
2006-07-26 20:16:39 +01:00
. max_baud = 0 ,
2006-03-20 17:10:02 +00:00
}
} ;
2006-06-18 23:04:05 +01:00
static struct s3c2410_uartcfg osiris_uartcfgs [ ] __initdata = {
2006-03-20 17:10:02 +00:00
[ 0 ] = {
. hwport = 0 ,
. flags = 0 ,
. ucon = UCON ,
. ulcon = ULCON ,
. ufcon = UFCON ,
. clocks = osiris_serial_clocks ,
2006-07-26 20:16:39 +01:00
. clocks_size = ARRAY_SIZE ( osiris_serial_clocks ) ,
2006-03-20 17:10:02 +00:00
} ,
[ 1 ] = {
2006-06-18 16:21:50 +01:00
. hwport = 1 ,
2006-03-20 17:10:02 +00:00
. flags = 0 ,
. ucon = UCON ,
. ulcon = ULCON ,
. ufcon = UFCON ,
. clocks = osiris_serial_clocks ,
2006-07-26 20:16:39 +01:00
. clocks_size = ARRAY_SIZE ( osiris_serial_clocks ) ,
2006-03-20 17:10:02 +00:00
} ,
2006-12-07 20:49:01 +01:00
[ 2 ] = {
. hwport = 2 ,
. flags = 0 ,
. ucon = UCON ,
. ulcon = ULCON ,
. ufcon = UFCON ,
. clocks = osiris_serial_clocks ,
. clocks_size = ARRAY_SIZE ( osiris_serial_clocks ) ,
}
2006-03-20 17:10:02 +00:00
} ;
/* NAND Flash on Osiris board */
static int external_map [ ] = { 2 } ;
static int chip0_map [ ] = { 0 } ;
static int chip1_map [ ] = { 1 } ;
2006-03-20 21:02:39 +00:00
static struct mtd_partition osiris_default_nand_part [ ] = {
2006-03-20 17:10:02 +00:00
[ 0 ] = {
. name = " Boot Agent " ,
. size = SZ_16K ,
2006-07-26 20:16:39 +01:00
. offset = 0 ,
2006-03-20 17:10:02 +00:00
} ,
[ 1 ] = {
. name = " /boot " ,
. size = SZ_4M - SZ_16K ,
. offset = SZ_16K ,
} ,
[ 2 ] = {
. name = " user1 " ,
. offset = SZ_4M ,
. size = SZ_32M - SZ_4M ,
} ,
[ 3 ] = {
. name = " user2 " ,
. offset = SZ_32M ,
. size = MTDPART_SIZ_FULL ,
}
} ;
2007-07-12 10:57:37 +01:00
static struct mtd_partition osiris_default_nand_part_large [ ] = {
[ 0 ] = {
. name = " Boot Agent " ,
. size = SZ_128K ,
. offset = 0 ,
} ,
[ 1 ] = {
. name = " /boot " ,
. size = SZ_4M - SZ_128K ,
. offset = SZ_128K ,
} ,
[ 2 ] = {
. name = " user1 " ,
. offset = SZ_4M ,
. size = SZ_32M - SZ_4M ,
} ,
[ 3 ] = {
. name = " user2 " ,
. offset = SZ_32M ,
. size = MTDPART_SIZ_FULL ,
}
} ;
2006-03-20 17:10:02 +00:00
/* the Osiris has 3 selectable slots for nand-flash, the two
* on - board chip areas , as well as the external slot .
*
* Note , there is no current hot - plug support for the External
* socket .
*/
static struct s3c2410_nand_set osiris_nand_sets [ ] = {
[ 1 ] = {
. name = " External " ,
. nr_chips = 1 ,
. nr_map = external_map ,
. nr_partitions = ARRAY_SIZE ( osiris_default_nand_part ) ,
2006-07-26 20:16:39 +01:00
. partitions = osiris_default_nand_part ,
2006-03-20 17:10:02 +00:00
} ,
[ 0 ] = {
. name = " chip0 " ,
. nr_chips = 1 ,
. nr_map = chip0_map ,
. nr_partitions = ARRAY_SIZE ( osiris_default_nand_part ) ,
2006-07-26 20:16:39 +01:00
. partitions = osiris_default_nand_part ,
2006-03-20 17:10:02 +00:00
} ,
[ 2 ] = {
. name = " chip1 " ,
. nr_chips = 1 ,
. nr_map = chip1_map ,
. nr_partitions = ARRAY_SIZE ( osiris_default_nand_part ) ,
2006-07-26 20:16:39 +01:00
. partitions = osiris_default_nand_part ,
2006-03-20 17:10:02 +00:00
} ,
} ;
static void osiris_nand_select ( struct s3c2410_nand_set * set , int slot )
{
unsigned int tmp ;
slot = set - > nr_map [ slot ] & 3 ;
pr_debug ( " osiris_nand: selecting slot %d (set %p,%p) \n " ,
slot , set , set - > nr_map ) ;
2007-06-06 09:51:51 +01:00
tmp = __raw_readb ( OSIRIS_VA_CTRL0 ) ;
tmp & = ~ OSIRIS_CTRL0_NANDSEL ;
2006-03-20 17:10:02 +00:00
tmp | = slot ;
2007-06-06 09:51:51 +01:00
pr_debug ( " osiris_nand: ctrl0 now %02x \n " , tmp ) ;
2006-03-20 17:10:02 +00:00
2007-06-06 09:51:51 +01:00
__raw_writeb ( tmp , OSIRIS_VA_CTRL0 ) ;
2006-03-20 17:10:02 +00:00
}
static struct s3c2410_platform_nand osiris_nand_info = {
. tacls = 25 ,
. twrph0 = 60 ,
. twrph1 = 60 ,
. nr_sets = ARRAY_SIZE ( osiris_nand_sets ) ,
. sets = osiris_nand_sets ,
. select_chip = osiris_nand_select ,
} ;
/* PCMCIA control and configuration */
static struct resource osiris_pcmcia_resource [ ] = {
[ 0 ] = {
. start = 0x0f000000 ,
. end = 0x0f100000 ,
. flags = IORESOURCE_MEM ,
} ,
[ 1 ] = {
. start = 0x0c000000 ,
. end = 0x0c100000 ,
. flags = IORESOURCE_MEM ,
}
} ;
static struct platform_device osiris_pcmcia = {
. name = " osiris-pcmcia " ,
. id = - 1 ,
. num_resources = ARRAY_SIZE ( osiris_pcmcia_resource ) ,
. resource = osiris_pcmcia_resource ,
} ;
2007-06-06 10:36:09 +01:00
/* Osiris power management device */
# ifdef CONFIG_PM
static unsigned char pm_osiris_ctrl0 ;
static int osiris_pm_suspend ( struct sys_device * sd , pm_message_t state )
{
2007-10-04 23:16:42 +01:00
unsigned int tmp ;
2007-06-06 10:36:09 +01:00
pm_osiris_ctrl0 = __raw_readb ( OSIRIS_VA_CTRL0 ) ;
2007-10-04 23:16:42 +01:00
tmp = pm_osiris_ctrl0 & ~ OSIRIS_CTRL0_NANDSEL ;
/* ensure correct NAND slot is selected on resume */
if ( ( pm_osiris_ctrl0 & OSIRIS_CTRL0_BOOT_INT ) = = 0 )
tmp | = 2 ;
__raw_writeb ( tmp , OSIRIS_VA_CTRL0 ) ;
2007-10-04 23:18:08 +01:00
/* ensure that an nRESET is not generated on resume. */
2009-05-17 22:32:23 +01:00
s3c2410_gpio_setpin ( S3C2410_GPA ( 21 ) , 1 ) ;
s3c2410_gpio_cfgpin ( S3C2410_GPA ( 21 ) , S3C2410_GPIO_OUTPUT ) ;
2007-10-04 23:18:08 +01:00
2007-06-06 10:36:09 +01:00
return 0 ;
}
static int osiris_pm_resume ( struct sys_device * sd )
{
if ( pm_osiris_ctrl0 & OSIRIS_CTRL0_FIX8 )
__raw_writeb ( OSIRIS_CTRL1_FIX8 , OSIRIS_VA_CTRL1 ) ;
2007-10-04 23:16:42 +01:00
__raw_writeb ( pm_osiris_ctrl0 , OSIRIS_VA_CTRL0 ) ;
2009-05-17 22:32:23 +01:00
s3c2410_gpio_cfgpin ( S3C2410_GPA ( 21 ) , S3C2410_GPA21_nRSTOUT ) ;
2007-10-04 23:18:08 +01:00
2007-06-06 10:36:09 +01:00
return 0 ;
}
# else
# define osiris_pm_suspend NULL
# define osiris_pm_resume NULL
# endif
static struct sysdev_class osiris_pm_sysclass = {
2007-12-20 02:09:39 +01:00
. name = " mach-osiris " ,
2007-06-06 10:36:09 +01:00
. suspend = osiris_pm_suspend ,
. resume = osiris_pm_resume ,
} ;
static struct sys_device osiris_pm_sysdev = {
. cls = & osiris_pm_sysclass ,
} ;
2008-07-03 11:24:40 +01:00
/* I2C devices fitted. */
static struct i2c_board_info osiris_i2c_devs [ ] __initdata = {
{
I2C_BOARD_INFO ( " tps65011 " , 0x48 ) ,
. irq = IRQ_EINT20 ,
} ,
} ;
2006-03-20 17:10:02 +00:00
/* Standard Osiris devices */
static struct platform_device * osiris_devices [ ] __initdata = {
2008-10-31 16:14:40 +00:00
& s3c_device_i2c0 ,
2007-06-06 09:53:00 +01:00
& s3c_device_wdt ,
2006-03-20 17:10:02 +00:00
& s3c_device_nand ,
& osiris_pcmcia ,
} ;
2008-07-15 17:17:48 +01:00
static struct clk * osiris_clocks [ ] __initdata = {
2006-03-20 17:10:02 +00:00
& s3c24xx_dclk0 ,
& s3c24xx_dclk1 ,
& s3c24xx_clkout0 ,
& s3c24xx_clkout1 ,
& s3c24xx_uclk ,
} ;
2009-07-30 23:23:32 +01:00
static struct s3c_cpufreq_board __initdata osiris_cpufreq = {
. refresh = 7800 , /* refresh period is 7.8usec */
. auto_io = 1 ,
. need_io = 1 ,
} ;
2006-03-20 21:02:39 +00:00
static void __init osiris_map_io ( void )
2006-03-20 17:10:02 +00:00
{
2006-03-20 21:02:39 +00:00
unsigned long flags ;
2006-03-20 17:10:02 +00:00
/* initialise the clocks */
2008-04-16 00:12:39 +01:00
s3c24xx_dclk0 . parent = & clk_upll ;
2006-03-20 17:10:02 +00:00
s3c24xx_dclk0 . rate = 12 * 1000 * 1000 ;
2008-04-16 00:12:39 +01:00
s3c24xx_dclk1 . parent = & clk_upll ;
2006-03-20 17:10:02 +00:00
s3c24xx_dclk1 . rate = 24 * 1000 * 1000 ;
s3c24xx_clkout0 . parent = & s3c24xx_dclk0 ;
s3c24xx_clkout1 . parent = & s3c24xx_dclk1 ;
s3c24xx_uclk . parent = & s3c24xx_clkout1 ;
2007-04-20 11:15:27 +01:00
s3c24xx_register_clocks ( osiris_clocks , ARRAY_SIZE ( osiris_clocks ) ) ;
2006-03-20 17:10:02 +00:00
s3c_device_nand . dev . platform_data = & osiris_nand_info ;
s3c24xx_init_io ( osiris_iodesc , ARRAY_SIZE ( osiris_iodesc ) ) ;
s3c24xx_init_clocks ( 0 ) ;
s3c24xx_init_uarts ( osiris_uartcfgs , ARRAY_SIZE ( osiris_uartcfgs ) ) ;
2007-07-12 10:57:37 +01:00
/* check for the newer revision boards with large page nand */
if ( ( __raw_readb ( OSIRIS_VA_IDREG ) & OSIRIS_ID_REVMASK ) > = 4 ) {
printk ( KERN_INFO " OSIRIS-B detected (revision %d) \n " ,
__raw_readb ( OSIRIS_VA_IDREG ) & OSIRIS_ID_REVMASK ) ;
osiris_nand_sets [ 0 ] . partitions = osiris_default_nand_part_large ;
osiris_nand_sets [ 0 ] . nr_partitions = ARRAY_SIZE ( osiris_default_nand_part_large ) ;
} else {
/* write-protect line to the NAND */
2009-05-17 22:32:23 +01:00
s3c2410_gpio_setpin ( S3C2410_GPA ( 0 ) , 1 ) ;
2007-07-12 10:57:37 +01:00
}
2006-03-20 17:10:02 +00:00
/* fix bus configuration (nBE settings wrong on ABLE pre v2.20) */
2006-03-20 21:02:39 +00:00
local_irq_save ( flags ) ;
2006-03-20 17:10:02 +00:00
__raw_writel ( __raw_readl ( S3C2410_BWSCON ) | S3C2410_BWSCON_ST1 | S3C2410_BWSCON_ST2 | S3C2410_BWSCON_ST3 | S3C2410_BWSCON_ST4 | S3C2410_BWSCON_ST5 , S3C2410_BWSCON ) ;
2006-03-20 21:02:39 +00:00
local_irq_restore ( flags ) ;
2006-03-20 17:10:02 +00:00
}
2007-04-20 11:19:16 +01:00
static void __init osiris_init ( void )
{
2007-06-06 10:36:09 +01:00
sysdev_class_register ( & osiris_pm_sysclass ) ;
sysdev_register ( & osiris_pm_sysdev ) ;
2008-10-31 16:14:40 +00:00
s3c_i2c0_set_platdata ( NULL ) ;
2009-07-30 23:23:32 +01:00
s3c_cpufreq_setboard ( & osiris_cpufreq ) ;
2008-07-03 11:24:40 +01:00
i2c_register_board_info ( 0 , osiris_i2c_devs ,
ARRAY_SIZE ( osiris_i2c_devs ) ) ;
2007-04-20 11:19:16 +01:00
platform_add_devices ( osiris_devices , ARRAY_SIZE ( osiris_devices ) ) ;
} ;
2006-03-20 17:10:02 +00:00
MACHINE_START ( OSIRIS , " Simtec-OSIRIS " )
/* Maintainer: Ben Dooks <ben@simtec.co.uk> */
. phys_io = S3C2410_PA_UART ,
. io_pg_offst = ( ( ( u32 ) S3C24XX_VA_UART ) > > 18 ) & 0xfffc ,
. boot_params = S3C2410_SDRAM_PA + 0x100 ,
. map_io = osiris_map_io ,
. init_irq = s3c24xx_init_irq ,
2007-06-06 10:36:09 +01:00
. init_machine = osiris_init ,
2006-03-20 17:10:02 +00:00
. timer = & s3c24xx_timer ,
MACHINE_END