drm/amdgpu/display: Add dml support for DCN
Display mode lib handles clock, watermark, and bandwidth calculations for DCN. Signed-off-by: Harry Wentland <harry.wentland@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
This commit is contained in:
parent
70ccab6040
commit
061bfa06a4
22
drivers/gpu/drm/amd/display/dc/dml/Makefile
Normal file
22
drivers/gpu/drm/amd/display/dc/dml/Makefile
Normal file
@ -0,0 +1,22 @@
|
||||
#
|
||||
# Makefile for the 'utils' sub-component of DAL.
|
||||
# It provides the general basic services required by other DAL
|
||||
# subcomponents.
|
||||
|
||||
CFLAGS_display_mode_lib.o := -mhard-float -msse -mpreferred-stack-boundary=4
|
||||
CFLAGS_display_pipe_clocks.o := -mhard-float -msse -mpreferred-stack-boundary=4
|
||||
CFLAGS_display_rq_dlg_calc.o := -mhard-float -msse -mpreferred-stack-boundary=4
|
||||
CFLAGS_display_rq_dlg_helpers.o := -mhard-float -msse -mpreferred-stack-boundary=4
|
||||
CFLAGS_display_watermark.o := -mhard-float -msse -mpreferred-stack-boundary=4
|
||||
CFLAGS_soc_bounding_box.o := -mhard-float -msse -mpreferred-stack-boundary=4
|
||||
CFLAGS_dml_common_defs.o := -mhard-float -msse -mpreferred-stack-boundary=4
|
||||
CFLAGS_display_mode_support.o := -mhard-float -msse -mpreferred-stack-boundary=4
|
||||
|
||||
|
||||
DML = display_mode_lib.o display_pipe_clocks.o display_rq_dlg_calc.o \
|
||||
display_rq_dlg_helpers.o display_watermark.o \
|
||||
soc_bounding_box.o dml_common_defs.o display_mode_support.o
|
||||
|
||||
AMD_DAL_DML = $(addprefix $(AMDDALPATH)/dc/dml/,$(DML))
|
||||
|
||||
AMD_DISPLAY_FILES += $(AMD_DAL_DML)
|
557
drivers/gpu/drm/amd/display/dc/dml/dc_features.h
Normal file
557
drivers/gpu/drm/amd/display/dc/dml/dc_features.h
Normal file
@ -0,0 +1,557 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#ifndef __DC_FEATURES_H__
|
||||
#define __DC_FEATURES_H__
|
||||
|
||||
#define DC__PRESENT 1
|
||||
#define DC__PRESENT__1 1
|
||||
#define DC__NUM_DPP 4
|
||||
#define DC__NUM_DPP__4 1
|
||||
#define DC__NUM_DPP__0_PRESENT 1
|
||||
#define DC__NUM_DPP__1_PRESENT 1
|
||||
#define DC__NUM_DPP__2_PRESENT 1
|
||||
#define DC__NUM_DPP__3_PRESENT 1
|
||||
#define DC__NUM_DPP__MAX 8
|
||||
#define DC__NUM_DPP__MAX__8 1
|
||||
#define DC__PIPE_10BIT 0
|
||||
#define DC__PIPE_10BIT__0 1
|
||||
#define DC__PIPE_10BIT__MAX 1
|
||||
#define DC__PIPE_10BIT__MAX__1 1
|
||||
#define DC__NUM_OPP 4
|
||||
#define DC__NUM_OPP__4 1
|
||||
#define DC__NUM_OPP__0_PRESENT 1
|
||||
#define DC__NUM_OPP__1_PRESENT 1
|
||||
#define DC__NUM_OPP__2_PRESENT 1
|
||||
#define DC__NUM_OPP__3_PRESENT 1
|
||||
#define DC__NUM_OPP__MAX 6
|
||||
#define DC__NUM_OPP__MAX__6 1
|
||||
#define DC__NUM_DSC 0
|
||||
#define DC__NUM_DSC__0 1
|
||||
#define DC__NUM_DSC__MAX 6
|
||||
#define DC__NUM_DSC__MAX__6 1
|
||||
#define DC__NUM_ABM 1
|
||||
#define DC__NUM_ABM__1 1
|
||||
#define DC__NUM_ABM__0_PRESENT 1
|
||||
#define DC__NUM_ABM__MAX 2
|
||||
#define DC__NUM_ABM__MAX__2 1
|
||||
#define DC__ODM_PRESENT 0
|
||||
#define DC__ODM_PRESENT__0 1
|
||||
#define DC__NUM_OTG 4
|
||||
#define DC__NUM_OTG__4 1
|
||||
#define DC__NUM_OTG__0_PRESENT 1
|
||||
#define DC__NUM_OTG__1_PRESENT 1
|
||||
#define DC__NUM_OTG__2_PRESENT 1
|
||||
#define DC__NUM_OTG__3_PRESENT 1
|
||||
#define DC__NUM_OTG__MAX 6
|
||||
#define DC__NUM_OTG__MAX__6 1
|
||||
#define DC__NUM_DWB 2
|
||||
#define DC__NUM_DWB__2 1
|
||||
#define DC__NUM_DWB__0_PRESENT 1
|
||||
#define DC__NUM_DWB__1_PRESENT 1
|
||||
#define DC__NUM_DWB__MAX 2
|
||||
#define DC__NUM_DWB__MAX__2 1
|
||||
#define DC__NUM_DIG 4
|
||||
#define DC__NUM_DIG__4 1
|
||||
#define DC__NUM_DIG__0_PRESENT 1
|
||||
#define DC__NUM_DIG__1_PRESENT 1
|
||||
#define DC__NUM_DIG__2_PRESENT 1
|
||||
#define DC__NUM_DIG__3_PRESENT 1
|
||||
#define DC__NUM_DIG__MAX 6
|
||||
#define DC__NUM_DIG__MAX__6 1
|
||||
#define DC__NUM_AUX 4
|
||||
#define DC__NUM_AUX__4 1
|
||||
#define DC__NUM_AUX__0_PRESENT 1
|
||||
#define DC__NUM_AUX__1_PRESENT 1
|
||||
#define DC__NUM_AUX__2_PRESENT 1
|
||||
#define DC__NUM_AUX__3_PRESENT 1
|
||||
#define DC__NUM_AUX__MAX 6
|
||||
#define DC__NUM_AUX__MAX__6 1
|
||||
#define DC__NUM_AUDIO_STREAMS 4
|
||||
#define DC__NUM_AUDIO_STREAMS__4 1
|
||||
#define DC__NUM_AUDIO_STREAMS__0_PRESENT 1
|
||||
#define DC__NUM_AUDIO_STREAMS__1_PRESENT 1
|
||||
#define DC__NUM_AUDIO_STREAMS__2_PRESENT 1
|
||||
#define DC__NUM_AUDIO_STREAMS__3_PRESENT 1
|
||||
#define DC__NUM_AUDIO_STREAMS__MAX 8
|
||||
#define DC__NUM_AUDIO_STREAMS__MAX__8 1
|
||||
#define DC__NUM_AUDIO_ENDPOINTS 6
|
||||
#define DC__NUM_AUDIO_ENDPOINTS__6 1
|
||||
#define DC__NUM_AUDIO_ENDPOINTS__0_PRESENT 1
|
||||
#define DC__NUM_AUDIO_ENDPOINTS__1_PRESENT 1
|
||||
#define DC__NUM_AUDIO_ENDPOINTS__2_PRESENT 1
|
||||
#define DC__NUM_AUDIO_ENDPOINTS__3_PRESENT 1
|
||||
#define DC__NUM_AUDIO_ENDPOINTS__4_PRESENT 1
|
||||
#define DC__NUM_AUDIO_ENDPOINTS__5_PRESENT 1
|
||||
#define DC__NUM_AUDIO_ENDPOINTS__MAX 8
|
||||
#define DC__NUM_AUDIO_ENDPOINTS__MAX__8 1
|
||||
#define DC__NUM_AUDIO_INPUT_STREAMS 0
|
||||
#define DC__NUM_AUDIO_INPUT_STREAMS__0 1
|
||||
#define DC__NUM_AUDIO_INPUT_STREAMS__MAX 8
|
||||
#define DC__NUM_AUDIO_INPUT_STREAMS__MAX__8 1
|
||||
#define DC__NUM_AUDIO_INPUT_ENDPOINTS 0
|
||||
#define DC__NUM_AUDIO_INPUT_ENDPOINTS__0 1
|
||||
#define DC__NUM_AUDIO_INPUT_ENDPOINTS__MAX 8
|
||||
#define DC__NUM_AUDIO_INPUT_ENDPOINTS__MAX__8 1
|
||||
#define DC__NUM_CURSOR 1
|
||||
#define DC__NUM_CURSOR__1 1
|
||||
#define DC__NUM_CURSOR__0_PRESENT 1
|
||||
#define DC__NUM_CURSOR__MAX 2
|
||||
#define DC__NUM_CURSOR__MAX__2 1
|
||||
#define DC__DIGITAL_BYPASS_PRESENT 0
|
||||
#define DC__DIGITAL_BYPASS_PRESENT__0 1
|
||||
#define DC__HCID_HWMAJVER 1
|
||||
#define DC__HCID_HWMAJVER__1 1
|
||||
#define DC__HCID_HWMINVER 0
|
||||
#define DC__HCID_HWMINVER__0 1
|
||||
#define DC__HCID_HWREV 0
|
||||
#define DC__HCID_HWREV__0 1
|
||||
#define DC__ROMSTRAP_PRESENT 0
|
||||
#define DC__ROMSTRAP_PRESENT__0 1
|
||||
#define DC__NUM_RBBMIF_DECODES 30
|
||||
#define DC__NUM_RBBMIF_DECODES__30 1
|
||||
#define DC__NUM_DBG_REGS 36
|
||||
#define DC__NUM_DBG_REGS__36 1
|
||||
#define DC__NUM_PIPES_UNDERLAY 0
|
||||
#define DC__NUM_PIPES_UNDERLAY__0 1
|
||||
#define DC__NUM_PIPES_UNDERLAY__MAX 2
|
||||
#define DC__NUM_PIPES_UNDERLAY__MAX__2 1
|
||||
#define DC__NUM_VCE_ENGINE 1
|
||||
#define DC__NUM_VCE_ENGINE__1 1
|
||||
#define DC__NUM_VCE_ENGINE__0_PRESENT 1
|
||||
#define DC__NUM_VCE_ENGINE__MAX 2
|
||||
#define DC__NUM_VCE_ENGINE__MAX__2 1
|
||||
#define DC__OTG_EXTERNAL_SYNC_PRESENT 0
|
||||
#define DC__OTG_EXTERNAL_SYNC_PRESENT__0 1
|
||||
#define DC__OTG_CRC_PRESENT 1
|
||||
#define DC__OTG_CRC_PRESENT__1 1
|
||||
#define DC__VIP_PRESENT 0
|
||||
#define DC__VIP_PRESENT__0 1
|
||||
#define DC__DTMTEST_PRESENT 0
|
||||
#define DC__DTMTEST_PRESENT__0 1
|
||||
#define DC__POWER_GATE_PRESENT 1
|
||||
#define DC__POWER_GATE_PRESENT__1 1
|
||||
#define DC__MEM_PG 1
|
||||
#define DC__MEM_PG__1 1
|
||||
#define DC__FMT_SRC_SEL_PRESENT 0
|
||||
#define DC__FMT_SRC_SEL_PRESENT__0 1
|
||||
#define DC__DIG_FEATURES__HDMI_PRESENT 1
|
||||
#define DC__DIG_FEATURES__HDMI_PRESENT__1 1
|
||||
#define DC__DIG_FEATURES__DP_PRESENT 1
|
||||
#define DC__DIG_FEATURES__DP_PRESENT__1 1
|
||||
#define DC__DIG_FEATURES__DP_MST_PRESENT 1
|
||||
#define DC__DIG_FEATURES__DP_MST_PRESENT__1 1
|
||||
#define DC__DIG_LP_FEATURES__HDMI_PRESENT 0
|
||||
#define DC__DIG_LP_FEATURES__HDMI_PRESENT__0 1
|
||||
#define DC__DIG_LP_FEATURES__DP_PRESENT 1
|
||||
#define DC__DIG_LP_FEATURES__DP_PRESENT__1 1
|
||||
#define DC__DIG_LP_FEATURES__DP_MST_PRESENT 0
|
||||
#define DC__DIG_LP_FEATURES__DP_MST_PRESENT__0 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE 14
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__14 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__0_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__1_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__2_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__3_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__4_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__5_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__6_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__7_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__8_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__9_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__10_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__11_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__12_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__13_PRESENT 1
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__MAX 16
|
||||
#define DC__DIG_RESYNC_FIFO_SIZE__MAX__16 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE 12
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__12 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__0_PRESENT 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__1_PRESENT 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__2_PRESENT 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__3_PRESENT 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__4_PRESENT 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__5_PRESENT 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__6_PRESENT 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__7_PRESENT 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__8_PRESENT 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__9_PRESENT 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__10_PRESENT 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__11_PRESENT 1
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__MAX 16
|
||||
#define DC__DAC_RESYNC_FIFO_SIZE__MAX__16 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE 12
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__12 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__0_PRESENT 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__1_PRESENT 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__2_PRESENT 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__3_PRESENT 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__4_PRESENT 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__5_PRESENT 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__6_PRESENT 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__7_PRESENT 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__8_PRESENT 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__9_PRESENT 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__10_PRESENT 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__11_PRESENT 1
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__MAX 16
|
||||
#define DC__DVO_RESYNC_FIFO_SIZE__MAX__16 1
|
||||
#define DC__MEM_CDC_PRESENT 1
|
||||
#define DC__MEM_CDC_PRESENT__1 1
|
||||
#define DC__NUM_HPD 4
|
||||
#define DC__NUM_HPD__4 1
|
||||
#define DC__NUM_HPD__0_PRESENT 1
|
||||
#define DC__NUM_HPD__1_PRESENT 1
|
||||
#define DC__NUM_HPD__2_PRESENT 1
|
||||
#define DC__NUM_HPD__3_PRESENT 1
|
||||
#define DC__NUM_HPD__MAX 6
|
||||
#define DC__NUM_HPD__MAX__6 1
|
||||
#define DC__NUM_DDC_PAIRS 4
|
||||
#define DC__NUM_DDC_PAIRS__4 1
|
||||
#define DC__NUM_DDC_PAIRS__0_PRESENT 1
|
||||
#define DC__NUM_DDC_PAIRS__1_PRESENT 1
|
||||
#define DC__NUM_DDC_PAIRS__2_PRESENT 1
|
||||
#define DC__NUM_DDC_PAIRS__3_PRESENT 1
|
||||
#define DC__NUM_DDC_PAIRS__MAX 6
|
||||
#define DC__NUM_DDC_PAIRS__MAX__6 1
|
||||
#define DC__NUM_AUDIO_PLL 0
|
||||
#define DC__NUM_AUDIO_PLL__0 1
|
||||
#define DC__NUM_AUDIO_PLL__MAX 2
|
||||
#define DC__NUM_AUDIO_PLL__MAX__2 1
|
||||
#define DC__NUM_PIXEL_PLL 1
|
||||
#define DC__NUM_PIXEL_PLL__1 1
|
||||
#define DC__NUM_PIXEL_PLL__0_PRESENT 1
|
||||
#define DC__NUM_PIXEL_PLL__MAX 4
|
||||
#define DC__NUM_PIXEL_PLL__MAX__4 1
|
||||
#define DC__NUM_CASCADED_PLL 0
|
||||
#define DC__NUM_CASCADED_PLL__0 1
|
||||
#define DC__NUM_CASCADED_PLL__MAX 3
|
||||
#define DC__NUM_CASCADED_PLL__MAX__3 1
|
||||
#define DC__PIXCLK_FROM_PHYPLL 1
|
||||
#define DC__PIXCLK_FROM_PHYPLL__1 1
|
||||
#define DC__NB_STUTTER_MODE_PRESENT 0
|
||||
#define DC__NB_STUTTER_MODE_PRESENT__0 1
|
||||
#define DC__I2S0_AND_SPDIF0_PRESENT 0
|
||||
#define DC__I2S0_AND_SPDIF0_PRESENT__0 1
|
||||
#define DC__I2S1_PRESENT 0
|
||||
#define DC__I2S1_PRESENT__0 1
|
||||
#define DC__SPDIF1_PRESENT 0
|
||||
#define DC__SPDIF1_PRESENT__0 1
|
||||
#define DC__DSI_PRESENT 0
|
||||
#define DC__DSI_PRESENT__0 1
|
||||
#define DC__DACA_PRESENT 0
|
||||
#define DC__DACA_PRESENT__0 1
|
||||
#define DC__DACB_PRESENT 0
|
||||
#define DC__DACB_PRESENT__0 1
|
||||
#define DC__NUM_PIPES 4
|
||||
#define DC__NUM_PIPES__4 1
|
||||
#define DC__NUM_PIPES__0_PRESENT 1
|
||||
#define DC__NUM_PIPES__1_PRESENT 1
|
||||
#define DC__NUM_PIPES__2_PRESENT 1
|
||||
#define DC__NUM_PIPES__3_PRESENT 1
|
||||
#define DC__NUM_PIPES__MAX 6
|
||||
#define DC__NUM_PIPES__MAX__6 1
|
||||
#define DC__NUM_DIG_LP 0
|
||||
#define DC__NUM_DIG_LP__0 1
|
||||
#define DC__NUM_DIG_LP__MAX 2
|
||||
#define DC__NUM_DIG_LP__MAX__2 1
|
||||
#define DC__DPDEBUG_PRESENT 0
|
||||
#define DC__DPDEBUG_PRESENT__0 1
|
||||
#define DC__DISPLAY_WB_PRESENT 1
|
||||
#define DC__DISPLAY_WB_PRESENT__1 1
|
||||
#define DC__NUM_CWB 0
|
||||
#define DC__NUM_CWB__0 1
|
||||
#define DC__NUM_CWB__MAX 2
|
||||
#define DC__NUM_CWB__MAX__2 1
|
||||
#define DC__MVP_PRESENT 0
|
||||
#define DC__MVP_PRESENT__0 1
|
||||
#define DC__DVO_PRESENT 0
|
||||
#define DC__DVO_PRESENT__0 1
|
||||
#define DC__ABM_PRESENT 0
|
||||
#define DC__ABM_PRESENT__0 1
|
||||
#define DC__BPHYC_PLL_PRESENT 0
|
||||
#define DC__BPHYC_PLL_PRESENT__0 1
|
||||
#define DC__BPHYC_UNIPHY_PRESENT 0
|
||||
#define DC__BPHYC_UNIPHY_PRESENT__0 1
|
||||
#define DC__PHY_BROADCAST_PRESENT 0
|
||||
#define DC__PHY_BROADCAST_PRESENT__0 1
|
||||
#define DC__NUM_OF_DCRX_SD 0
|
||||
#define DC__NUM_OF_DCRX_SD__0 1
|
||||
#define DC__DVO_17BIT_MAPPING 0
|
||||
#define DC__DVO_17BIT_MAPPING__0 1
|
||||
#define DC__AVSYNC_PRESENT 0
|
||||
#define DC__AVSYNC_PRESENT__0 1
|
||||
#define DC__NUM_OF_DCRX_PORTS 0
|
||||
#define DC__NUM_OF_DCRX_PORTS__0 1
|
||||
#define DC__NUM_OF_DCRX_PORTS__MAX 1
|
||||
#define DC__NUM_OF_DCRX_PORTS__MAX__1 1
|
||||
#define DC__NUM_PHY 4
|
||||
#define DC__NUM_PHY__4 1
|
||||
#define DC__NUM_PHY__0_PRESENT 1
|
||||
#define DC__NUM_PHY__1_PRESENT 1
|
||||
#define DC__NUM_PHY__2_PRESENT 1
|
||||
#define DC__NUM_PHY__3_PRESENT 1
|
||||
#define DC__NUM_PHY__MAX 7
|
||||
#define DC__NUM_PHY__MAX__7 1
|
||||
#define DC__NUM_PHY_LP 0
|
||||
#define DC__NUM_PHY_LP__0 1
|
||||
#define DC__NUM_PHY_LP__MAX 2
|
||||
#define DC__NUM_PHY_LP__MAX__2 1
|
||||
#define DC__SYNC_CELL vid_sync_gf14lpp
|
||||
#define DC__SYNC_CELL__VID_SYNC_GF14LPP 1
|
||||
#define DC__USE_NEW_VSS 1
|
||||
#define DC__USE_NEW_VSS__1 1
|
||||
#define DC__SYNC_CELL_DISPCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_DISPCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_DVOCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_DVOCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_PIXCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_PIXCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_SYMCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_SYMCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_DPPCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_DPPCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_DPREFCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_DPREFCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_REFCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_REFCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_PCIE_REFCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_PCIE_REFCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_MVPCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_MVPCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_SCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_SCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_DCEFCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_DCEFCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_AMCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_AMCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_DSICLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_DSICLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_BYTECLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_BYTECLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_ESCCLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_ESCCLK_NUM_LATCHES__6 1
|
||||
#define DC__SYNC_CELL_DB_CLK_NUM_LATCHES 6
|
||||
#define DC__SYNC_CELL_DB_CLK_NUM_LATCHES__6 1
|
||||
#define UNIPHYA_PRESENT 1
|
||||
#define UNIPHYA_PRESENT__1 1
|
||||
#define DC__UNIPHYA_PRESENT 1
|
||||
#define DC__UNIPHYA_PRESENT__1 1
|
||||
#define UNIPHYB_PRESENT 1
|
||||
#define UNIPHYB_PRESENT__1 1
|
||||
#define DC__UNIPHYB_PRESENT 1
|
||||
#define DC__UNIPHYB_PRESENT__1 1
|
||||
#define UNIPHYC_PRESENT 1
|
||||
#define UNIPHYC_PRESENT__1 1
|
||||
#define DC__UNIPHYC_PRESENT 1
|
||||
#define DC__UNIPHYC_PRESENT__1 1
|
||||
#define UNIPHYD_PRESENT 1
|
||||
#define UNIPHYD_PRESENT__1 1
|
||||
#define DC__UNIPHYD_PRESENT 1
|
||||
#define DC__UNIPHYD_PRESENT__1 1
|
||||
#define UNIPHYE_PRESENT 0
|
||||
#define UNIPHYE_PRESENT__0 1
|
||||
#define DC__UNIPHYE_PRESENT 0
|
||||
#define DC__UNIPHYE_PRESENT__0 1
|
||||
#define UNIPHYF_PRESENT 0
|
||||
#define UNIPHYF_PRESENT__0 1
|
||||
#define DC__UNIPHYF_PRESENT 0
|
||||
#define DC__UNIPHYF_PRESENT__0 1
|
||||
#define UNIPHYG_PRESENT 0
|
||||
#define UNIPHYG_PRESENT__0 1
|
||||
#define DC__UNIPHYG_PRESENT 0
|
||||
#define DC__UNIPHYG_PRESENT__0 1
|
||||
#define DC__TMDS_LINK tmds_link_dual
|
||||
#define DC__TMDS_LINK__TMDS_LINK_DUAL 1
|
||||
#define DC__WBSCL_PIXBW 8
|
||||
#define DC__WBSCL_PIXBW__8 1
|
||||
#define DC__DWB_CSC_PRESENT 0
|
||||
#define DC__DWB_CSC_PRESENT__0 1
|
||||
#define DC__DWB_LUMA_SCL_PRESENT 0
|
||||
#define DC__DWB_LUMA_SCL_PRESENT__0 1
|
||||
#define DC__DENTIST_INTERFACE_PRESENT 1
|
||||
#define DC__DENTIST_INTERFACE_PRESENT__1 1
|
||||
#define DC__GENERICA_PRESENT 1
|
||||
#define DC__GENERICA_PRESENT__1 1
|
||||
#define DC__GENERICB_PRESENT 1
|
||||
#define DC__GENERICB_PRESENT__1 1
|
||||
#define DC__GENERICC_PRESENT 0
|
||||
#define DC__GENERICC_PRESENT__0 1
|
||||
#define DC__GENERICD_PRESENT 0
|
||||
#define DC__GENERICD_PRESENT__0 1
|
||||
#define DC__GENERICE_PRESENT 0
|
||||
#define DC__GENERICE_PRESENT__0 1
|
||||
#define DC__GENERICF_PRESENT 0
|
||||
#define DC__GENERICF_PRESENT__0 1
|
||||
#define DC__GENERICG_PRESENT 0
|
||||
#define DC__GENERICG_PRESENT__0 1
|
||||
#define DC__UNIPHY_VOLTAGE_MODE 1
|
||||
#define DC__UNIPHY_VOLTAGE_MODE__1 1
|
||||
#define DC__BLON_TYPE dedicated
|
||||
#define DC__BLON_TYPE__DEDICATED 1
|
||||
#define DC__UNIPHY_STAGGER_CH_PRESENT 1
|
||||
#define DC__UNIPHY_STAGGER_CH_PRESENT__1 1
|
||||
#define DC__XDMA_PRESENT 0
|
||||
#define DC__XDMA_PRESENT__0 1
|
||||
#define XDMA__PRESENT 0
|
||||
#define XDMA__PRESENT__0 1
|
||||
#define DC__DP_MEM_PG 0
|
||||
#define DC__DP_MEM_PG__0 1
|
||||
#define DP__MEM_PG 0
|
||||
#define DP__MEM_PG__0 1
|
||||
#define DC__AFMT_MEM_PG 0
|
||||
#define DC__AFMT_MEM_PG__0 1
|
||||
#define AFMT__MEM_PG 0
|
||||
#define AFMT__MEM_PG__0 1
|
||||
#define DC__HDMI_MEM_PG 0
|
||||
#define DC__HDMI_MEM_PG__0 1
|
||||
#define HDMI__MEM_PG 0
|
||||
#define HDMI__MEM_PG__0 1
|
||||
#define DC__I2C_MEM_PG 0
|
||||
#define DC__I2C_MEM_PG__0 1
|
||||
#define I2C__MEM_PG 0
|
||||
#define I2C__MEM_PG__0 1
|
||||
#define DC__DSCL_MEM_PG 0
|
||||
#define DC__DSCL_MEM_PG__0 1
|
||||
#define DSCL__MEM_PG 0
|
||||
#define DSCL__MEM_PG__0 1
|
||||
#define DC__CM_MEM_PG 0
|
||||
#define DC__CM_MEM_PG__0 1
|
||||
#define CM__MEM_PG 0
|
||||
#define CM__MEM_PG__0 1
|
||||
#define DC__OBUF_MEM_PG 0
|
||||
#define DC__OBUF_MEM_PG__0 1
|
||||
#define OBUF__MEM_PG 0
|
||||
#define OBUF__MEM_PG__0 1
|
||||
#define DC__WBIF_MEM_PG 1
|
||||
#define DC__WBIF_MEM_PG__1 1
|
||||
#define WBIF__MEM_PG 1
|
||||
#define WBIF__MEM_PG__1 1
|
||||
#define DC__VGA_MEM_PG 0
|
||||
#define DC__VGA_MEM_PG__0 1
|
||||
#define VGA__MEM_PG 0
|
||||
#define VGA__MEM_PG__0 1
|
||||
#define DC__FMT_MEM_PG 0
|
||||
#define DC__FMT_MEM_PG__0 1
|
||||
#define FMT__MEM_PG 0
|
||||
#define FMT__MEM_PG__0 1
|
||||
#define DC__ODM_MEM_PG 0
|
||||
#define DC__ODM_MEM_PG__0 1
|
||||
#define ODM__MEM_PG 0
|
||||
#define ODM__MEM_PG__0 1
|
||||
#define DC__DSI_MEM_PG 0
|
||||
#define DC__DSI_MEM_PG__0 1
|
||||
#define DSI__MEM_PG 0
|
||||
#define DSI__MEM_PG__0 1
|
||||
#define DC__AZ_MEM_PG 1
|
||||
#define DC__AZ_MEM_PG__1 1
|
||||
#define AZ__MEM_PG 1
|
||||
#define AZ__MEM_PG__1 1
|
||||
#define DC__WBSCL_MEM1P1024X64QS_MEM_PG 1
|
||||
#define DC__WBSCL_MEM1P1024X64QS_MEM_PG__1 1
|
||||
#define WBSCL_MEM1P1024X64QS__MEM_PG 1
|
||||
#define WBSCL_MEM1P1024X64QS__MEM_PG__1 1
|
||||
#define DC__WBSCL_MEM1P528X64QS_MEM_PG 1
|
||||
#define DC__WBSCL_MEM1P528X64QS_MEM_PG__1 1
|
||||
#define WBSCL_MEM1P528X64QS__MEM_PG 1
|
||||
#define WBSCL_MEM1P528X64QS__MEM_PG__1 1
|
||||
#define DC__DMCU_MEM1P1024X32BQS_MEM_PG 1
|
||||
#define DC__DMCU_MEM1P1024X32BQS_MEM_PG__1 1
|
||||
#define DMCU_MEM1P1024X32BQS__MEM_PG 1
|
||||
#define DMCU_MEM1P1024X32BQS__MEM_PG__1 1
|
||||
#define DC__HUBBUB_SDP_TAG_INT_MEM_PG 0
|
||||
#define DC__HUBBUB_SDP_TAG_INT_MEM_PG__0 1
|
||||
#define HUBBUB_SDP_TAG_INT__MEM_PG 0
|
||||
#define HUBBUB_SDP_TAG_INT__MEM_PG__0 1
|
||||
#define DC__HUBBUB_SDP_TAG_EXT_MEM_PG 0
|
||||
#define DC__HUBBUB_SDP_TAG_EXT_MEM_PG__0 1
|
||||
#define HUBBUB_SDP_TAG_EXT__MEM_PG 0
|
||||
#define HUBBUB_SDP_TAG_EXT__MEM_PG__0 1
|
||||
#define DC__HUBBUB_RET_ZERO_MEM_PG 0
|
||||
#define DC__HUBBUB_RET_ZERO_MEM_PG__0 1
|
||||
#define HUBBUB_RET_ZERO__MEM_PG 0
|
||||
#define HUBBUB_RET_ZERO__MEM_PG__0 1
|
||||
#define DC__HUBBUB_RET_ROB_MEM_PG 0
|
||||
#define DC__HUBBUB_RET_ROB_MEM_PG__0 1
|
||||
#define HUBBUB_RET_ROB__MEM_PG 0
|
||||
#define HUBBUB_RET_ROB__MEM_PG__0 1
|
||||
#define DC__HUBPRET_CUR_ROB_MEM_PG 0
|
||||
#define DC__HUBPRET_CUR_ROB_MEM_PG__0 1
|
||||
#define HUBPRET_CUR_ROB__MEM_PG 0
|
||||
#define HUBPRET_CUR_ROB__MEM_PG__0 1
|
||||
#define DC__HUBPRET_CUR_CDC_MEM_PG 0
|
||||
#define DC__HUBPRET_CUR_CDC_MEM_PG__0 1
|
||||
#define HUBPRET_CUR_CDC__MEM_PG 0
|
||||
#define HUBPRET_CUR_CDC__MEM_PG__0 1
|
||||
#define DC__HUBPREQ_MPTE_MEM_PG 0
|
||||
#define DC__HUBPREQ_MPTE_MEM_PG__0 1
|
||||
#define HUBPREQ_MPTE__MEM_PG 0
|
||||
#define HUBPREQ_MPTE__MEM_PG__0 1
|
||||
#define DC__HUBPREQ_META_MEM_PG 0
|
||||
#define DC__HUBPREQ_META_MEM_PG__0 1
|
||||
#define HUBPREQ_META__MEM_PG 0
|
||||
#define HUBPREQ_META__MEM_PG__0 1
|
||||
#define DC__HUBPREQ_DPTE_MEM_PG 0
|
||||
#define DC__HUBPREQ_DPTE_MEM_PG__0 1
|
||||
#define HUBPREQ_DPTE__MEM_PG 0
|
||||
#define HUBPREQ_DPTE__MEM_PG__0 1
|
||||
#define DC__HUBPRET_DET_MEM_PG 0
|
||||
#define DC__HUBPRET_DET_MEM_PG__0 1
|
||||
#define HUBPRET_DET__MEM_PG 0
|
||||
#define HUBPRET_DET__MEM_PG__0 1
|
||||
#define DC__HUBPRET_PIX_CDC_MEM_PG 0
|
||||
#define DC__HUBPRET_PIX_CDC_MEM_PG__0 1
|
||||
#define HUBPRET_PIX_CDC__MEM_PG 0
|
||||
#define HUBPRET_PIX_CDC__MEM_PG__0 1
|
||||
#define DC__TOP_BLKS__DCCG 1
|
||||
#define DC__TOP_BLKS__DCHUBBUB 1
|
||||
#define DC__TOP_BLKS__DCHUBP 1
|
||||
#define DC__TOP_BLKS__HDA 1
|
||||
#define DC__TOP_BLKS__DIO 1
|
||||
#define DC__TOP_BLKS__DCIO 1
|
||||
#define DC__TOP_BLKS__DMU 1
|
||||
#define DC__TOP_BLKS__DPP 1
|
||||
#define DC__TOP_BLKS__MPC 1
|
||||
#define DC__TOP_BLKS__OPP 1
|
||||
#define DC__TOP_BLKS__OPTC 1
|
||||
#define DC__TOP_BLKS__MMHUBBUB 1
|
||||
#define DC__TOP_BLKS__WB 1
|
||||
#define DC__TOP_BLKS__MAX 13
|
||||
#define DC__TOP_BLKS__MAX__13 1
|
||||
#define DC__DCHUBP_DPP_SF_PIXEL_CREDITS 9
|
||||
#define DC__DCHUBP_DPP_SF_PIXEL_CREDITS__9 1
|
||||
#define DC__DPP_MPC_SF_PIXEL_CREDITS 9
|
||||
#define DC__DPP_MPC_SF_PIXEL_CREDITS__9 1
|
||||
#define DC__MPC_OPP_SF_PIXEL_CREDITS 8
|
||||
#define DC__MPC_OPP_SF_PIXEL_CREDITS__8 1
|
||||
#define DC__OPP_OPTC_SF_PIXEL_CREDITS 8
|
||||
#define DC__OPP_OPTC_SF_PIXEL_CREDITS__8 1
|
||||
#define DC__SFR_SFT_ROUND_TRIP_DELAY 5
|
||||
#define DC__SFR_SFT_ROUND_TRIP_DELAY__5 1
|
||||
#define DC__REPEATER_PROJECT_MAX 8
|
||||
#define DC__REPEATER_PROJECT_MAX__8 1
|
||||
#define DC__SURFACE_422_CAPABLE 0
|
||||
#define DC__SURFACE_422_CAPABLE__0 1
|
||||
#endif
|
111
drivers/gpu/drm/amd/display/dc/dml/display_mode_enums.h
Normal file
111
drivers/gpu/drm/amd/display/dc/dml/display_mode_enums.h
Normal file
@ -0,0 +1,111 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#ifndef __DISPLAY_MODE_ENUMS_H__
|
||||
#define __DISPLAY_MODE_ENUMS_H__
|
||||
enum output_encoder_class {
|
||||
dm_dp = 0,
|
||||
dm_hdmi = 1,
|
||||
dm_wb = 2
|
||||
};
|
||||
enum output_format_class {
|
||||
dm_444 = 0,
|
||||
dm_420 = 1
|
||||
};
|
||||
enum source_format_class {
|
||||
dm_444_16 = 0,
|
||||
dm_444_32 = 1,
|
||||
dm_444_64 = 2,
|
||||
dm_420_8 = 3,
|
||||
dm_420_10 = 4,
|
||||
dm_422_8 = 5,
|
||||
dm_422_10 = 6
|
||||
};
|
||||
enum output_bpc_class {
|
||||
dm_out_6 = 0,
|
||||
dm_out_8 = 1,
|
||||
dm_out_10 = 2,
|
||||
dm_out_12 = 3,
|
||||
dm_out_16 = 4
|
||||
};
|
||||
enum scan_direction_class {
|
||||
dm_horz = 0,
|
||||
dm_vert = 1
|
||||
};
|
||||
enum dm_swizzle_mode {
|
||||
dm_sw_linear = 0,
|
||||
dm_sw_256b_s = 1,
|
||||
dm_sw_256b_d = 2,
|
||||
dm_sw_SPARE_0 = 3,
|
||||
dm_sw_SPARE_1 = 4,
|
||||
dm_sw_4kb_s = 5,
|
||||
dm_sw_4kb_d = 6,
|
||||
dm_sw_SPARE_2 = 7,
|
||||
dm_sw_SPARE_3 = 8,
|
||||
dm_sw_64kb_s = 9,
|
||||
dm_sw_64kb_d = 10,
|
||||
dm_sw_SPARE_4 = 11,
|
||||
dm_sw_SPARE_5 = 12,
|
||||
dm_sw_var_s = 13,
|
||||
dm_sw_var_d = 14,
|
||||
dm_sw_SPARE_6 = 15,
|
||||
dm_sw_SPARE_7 = 16,
|
||||
dm_sw_64kb_s_t = 17,
|
||||
dm_sw_64kb_d_t = 18,
|
||||
dm_sw_SPARE_10 = 19,
|
||||
dm_sw_SPARE_11 = 20,
|
||||
dm_sw_4kb_s_x = 21,
|
||||
dm_sw_4kb_d_x = 22,
|
||||
dm_sw_SPARE_12 = 23,
|
||||
dm_sw_SPARE_13 = 24,
|
||||
dm_sw_64kb_s_x = 25,
|
||||
dm_sw_64kb_d_x = 26,
|
||||
dm_sw_SPARE_14 = 27,
|
||||
dm_sw_SPARE_15 = 28,
|
||||
dm_sw_var_s_x = 29,
|
||||
dm_sw_var_d_x = 30
|
||||
};
|
||||
enum lb_depth {
|
||||
dm_lb_10 = 30,
|
||||
dm_lb_8 = 24,
|
||||
dm_lb_6 = 18,
|
||||
dm_lb_12 = 36
|
||||
};
|
||||
enum voltage_state {
|
||||
dm_vmin = 0,
|
||||
dm_vmid = 1,
|
||||
dm_vnom = 2,
|
||||
dm_vmax = 3,
|
||||
dm_vmax_exceeded = 4
|
||||
};
|
||||
enum source_macro_tile_size {
|
||||
dm_4k_tile = 0,
|
||||
dm_64k_tile = 1,
|
||||
dm_256k_tile = 2
|
||||
};
|
||||
enum cursor_bpp {
|
||||
dm_cur_2bit = 0,
|
||||
dm_cur_32bit = 1
|
||||
};
|
||||
#endif
|
147
drivers/gpu/drm/amd/display/dc/dml/display_mode_lib.c
Normal file
147
drivers/gpu/drm/amd/display/dc/dml/display_mode_lib.c
Normal file
@ -0,0 +1,147 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
|
||||
#include "display_mode_lib.h"
|
||||
|
||||
static void set_soc_bounding_box(struct _vcs_dpi_soc_bounding_box_st *soc, enum dml_project project)
|
||||
{
|
||||
if (project == DML_PROJECT_RAVEN1) {
|
||||
soc->sr_exit_time_us = 9.0;
|
||||
soc->sr_enter_plus_exit_time_us = 11.0;
|
||||
soc->urgent_latency_us = 4.0;
|
||||
soc->writeback_latency_us = 12.0;
|
||||
soc->ideal_dram_bw_after_urgent_percent = 80.0;
|
||||
soc->max_request_size_bytes = 256;
|
||||
|
||||
soc->vmin.dcfclk_mhz = 300.0;
|
||||
soc->vmin.dispclk_mhz = 608.0;
|
||||
soc->vmin.dppclk_mhz = 435.0;
|
||||
soc->vmin.dram_bw_per_chan_gbps = 12.8;
|
||||
soc->vmin.phyclk_mhz = 540.0;
|
||||
soc->vmin.socclk_mhz = 208.0;
|
||||
|
||||
soc->vmid.dcfclk_mhz = 600.0;
|
||||
soc->vmid.dispclk_mhz = 661.0;
|
||||
soc->vmid.dppclk_mhz = 661.0;
|
||||
soc->vmid.dram_bw_per_chan_gbps = 12.8;
|
||||
soc->vmid.phyclk_mhz = 540.0;
|
||||
soc->vmid.socclk_mhz = 208.0;
|
||||
|
||||
soc->vnom.dcfclk_mhz = 600.0;
|
||||
soc->vnom.dispclk_mhz = 661.0;
|
||||
soc->vnom.dppclk_mhz = 661.0;
|
||||
soc->vnom.dram_bw_per_chan_gbps = 38.4;
|
||||
soc->vnom.phyclk_mhz = 810;
|
||||
soc->vnom.socclk_mhz = 208.0;
|
||||
|
||||
soc->vmax.dcfclk_mhz = 600.0;
|
||||
soc->vmax.dispclk_mhz = 1086.0;
|
||||
soc->vmax.dppclk_mhz = 661.0;
|
||||
soc->vmax.dram_bw_per_chan_gbps = 38.4;
|
||||
soc->vmax.phyclk_mhz = 810.0;
|
||||
soc->vmax.socclk_mhz = 208.0;
|
||||
|
||||
soc->downspread_percent = 0.5;
|
||||
soc->dram_page_open_time_ns = 50.0;
|
||||
soc->dram_rw_turnaround_time_ns = 17.5;
|
||||
soc->dram_return_buffer_per_channel_bytes = 8192;
|
||||
soc->round_trip_ping_latency_dcfclk_cycles = 128;
|
||||
soc->urgent_out_of_order_return_per_channel_bytes = 256;
|
||||
soc->channel_interleave_bytes = 256;
|
||||
soc->num_banks = 8;
|
||||
soc->num_chans = 2;
|
||||
soc->vmm_page_size_bytes = 4096;
|
||||
soc->dram_clock_change_latency_us = 17.0;
|
||||
soc->writeback_dram_clock_change_latency_us = 23.0;
|
||||
soc->return_bus_width_bytes = 64;
|
||||
} else {
|
||||
BREAK_TO_DEBUGGER(); /* Invalid Project Specified */
|
||||
}
|
||||
}
|
||||
|
||||
static void set_ip_params(struct _vcs_dpi_ip_params_st *ip, enum dml_project project)
|
||||
{
|
||||
if (project == DML_PROJECT_RAVEN1) {
|
||||
ip->rob_buffer_size_kbytes = 64;
|
||||
ip->det_buffer_size_kbytes = 164;
|
||||
ip->dpte_buffer_size_in_pte_reqs = 42;
|
||||
ip->dpp_output_buffer_pixels = 2560;
|
||||
ip->opp_output_buffer_lines = 1;
|
||||
ip->pixel_chunk_size_kbytes = 8;
|
||||
ip->pte_enable = 1;
|
||||
ip->pte_chunk_size_kbytes = 2;
|
||||
ip->meta_chunk_size_kbytes = 2;
|
||||
ip->writeback_chunk_size_kbytes = 2;
|
||||
ip->line_buffer_size_bits = 589824;
|
||||
ip->max_line_buffer_lines = 12;
|
||||
ip->IsLineBufferBppFixed = 0;
|
||||
ip->LineBufferFixedBpp = -1;
|
||||
ip->writeback_luma_buffer_size_kbytes = 12;
|
||||
ip->writeback_chroma_buffer_size_kbytes = 8;
|
||||
ip->max_num_dpp = 4;
|
||||
ip->max_num_wb = 2;
|
||||
ip->max_dchub_pscl_bw_pix_per_clk = 4;
|
||||
ip->max_pscl_lb_bw_pix_per_clk = 2;
|
||||
ip->max_lb_vscl_bw_pix_per_clk = 4;
|
||||
ip->max_vscl_hscl_bw_pix_per_clk = 4;
|
||||
ip->max_hscl_ratio = 4;
|
||||
ip->max_vscl_ratio = 4;
|
||||
ip->hscl_mults = 4;
|
||||
ip->vscl_mults = 4;
|
||||
ip->max_hscl_taps = 8;
|
||||
ip->max_vscl_taps = 8;
|
||||
ip->dispclk_ramp_margin_percent = 1;
|
||||
ip->underscan_factor = 1.10;
|
||||
ip->min_vblank_lines = 14;
|
||||
ip->dppclk_delay_subtotal = 90;
|
||||
ip->dispclk_delay_subtotal = 42;
|
||||
ip->dcfclk_cstate_latency = 10;
|
||||
ip->max_inter_dcn_tile_repeaters = 8;
|
||||
ip->can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one = 0;
|
||||
ip->bug_forcing_LC_req_same_size_fixed = 0;
|
||||
} else {
|
||||
BREAK_TO_DEBUGGER(); /* Invalid Project Specified */
|
||||
}
|
||||
}
|
||||
|
||||
static void set_mode_evaluation(struct _vcs_dpi_mode_evaluation_st *me, enum dml_project project)
|
||||
{
|
||||
if (project == DML_PROJECT_RAVEN1) {
|
||||
me->voltage_override = dm_vmin;
|
||||
} else {
|
||||
BREAK_TO_DEBUGGER(); /* Invalid Project Specified */
|
||||
}
|
||||
}
|
||||
|
||||
void dml_init_instance(struct display_mode_lib *lib, enum dml_project project)
|
||||
{
|
||||
if (lib->project != project) {
|
||||
set_soc_bounding_box(&lib->soc, project);
|
||||
set_ip_params(&lib->ip, project);
|
||||
set_mode_evaluation(&lib->me, project);
|
||||
lib->project = project;
|
||||
}
|
||||
}
|
||||
|
52
drivers/gpu/drm/amd/display/dc/dml/display_mode_lib.h
Normal file
52
drivers/gpu/drm/amd/display/dc/dml/display_mode_lib.h
Normal file
@ -0,0 +1,52 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#ifndef __DISPLAY_MODE_LIB_H__
|
||||
#define __DISPLAY_MODE_LIB_H__
|
||||
|
||||
#include "dml_common_defs.h"
|
||||
#include "soc_bounding_box.h"
|
||||
#include "display_watermark.h"
|
||||
#include "display_pipe_clocks.h"
|
||||
#include "display_rq_dlg_calc.h"
|
||||
#include "display_mode_support.h"
|
||||
|
||||
enum dml_project {
|
||||
DML_PROJECT_UNDEFINED,
|
||||
DML_PROJECT_RAVEN1
|
||||
};
|
||||
|
||||
struct display_mode_lib {
|
||||
struct _vcs_dpi_ip_params_st ip;
|
||||
struct _vcs_dpi_soc_bounding_box_st soc;
|
||||
struct _vcs_dpi_mode_evaluation_st me;
|
||||
enum dml_project project;
|
||||
struct dml_ms_internal_vars vars;
|
||||
struct _vcs_dpi_wm_calc_pipe_params_st wm_param[DC__NUM_PIPES__MAX];
|
||||
struct dal_logger *logger;
|
||||
};
|
||||
|
||||
void dml_init_instance(struct display_mode_lib *lib, enum dml_project project);
|
||||
|
||||
#endif
|
429
drivers/gpu/drm/amd/display/dc/dml/display_mode_structs.h
Normal file
429
drivers/gpu/drm/amd/display/dc/dml/display_mode_structs.h
Normal file
@ -0,0 +1,429 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#ifndef __DISPLAY_MODE_STRUCTS_H__
|
||||
#define __DISPLAY_MODE_STRUCTS_H__
|
||||
|
||||
struct _vcs_dpi_voltage_scaling_st {
|
||||
double dcfclk_mhz;
|
||||
double dispclk_mhz;
|
||||
double dppclk_mhz;
|
||||
double dram_bw_per_chan_gbps;
|
||||
double phyclk_mhz;
|
||||
double socclk_mhz;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_soc_bounding_box_st {
|
||||
double sr_exit_time_us;
|
||||
double sr_enter_plus_exit_time_us;
|
||||
double urgent_latency_us;
|
||||
double writeback_latency_us;
|
||||
double ideal_dram_bw_after_urgent_percent;
|
||||
unsigned int max_request_size_bytes;
|
||||
struct _vcs_dpi_voltage_scaling_st vmin;
|
||||
struct _vcs_dpi_voltage_scaling_st vmid;
|
||||
struct _vcs_dpi_voltage_scaling_st vnom;
|
||||
struct _vcs_dpi_voltage_scaling_st vmax;
|
||||
double downspread_percent;
|
||||
double dram_page_open_time_ns;
|
||||
double dram_rw_turnaround_time_ns;
|
||||
double dram_return_buffer_per_channel_bytes;
|
||||
unsigned int round_trip_ping_latency_dcfclk_cycles;
|
||||
unsigned int urgent_out_of_order_return_per_channel_bytes;
|
||||
unsigned int channel_interleave_bytes;
|
||||
unsigned int num_banks;
|
||||
unsigned int num_chans;
|
||||
unsigned int vmm_page_size_bytes;
|
||||
double dram_clock_change_latency_us;
|
||||
double writeback_dram_clock_change_latency_us;
|
||||
unsigned int return_bus_width_bytes;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_ip_params_st {
|
||||
unsigned int rob_buffer_size_kbytes;
|
||||
unsigned int det_buffer_size_kbytes;
|
||||
unsigned int dpte_buffer_size_in_pte_reqs;
|
||||
unsigned int dpp_output_buffer_pixels;
|
||||
unsigned int opp_output_buffer_lines;
|
||||
unsigned int pixel_chunk_size_kbytes;
|
||||
unsigned char pte_enable;
|
||||
unsigned int pte_chunk_size_kbytes;
|
||||
unsigned int meta_chunk_size_kbytes;
|
||||
unsigned int writeback_chunk_size_kbytes;
|
||||
unsigned int line_buffer_size_bits;
|
||||
unsigned int max_line_buffer_lines;
|
||||
unsigned int IsLineBufferBppFixed;
|
||||
unsigned int LineBufferFixedBpp;
|
||||
unsigned int writeback_luma_buffer_size_kbytes;
|
||||
unsigned int writeback_chroma_buffer_size_kbytes;
|
||||
unsigned int max_num_dpp;
|
||||
unsigned int max_num_wb;
|
||||
unsigned int max_dchub_pscl_bw_pix_per_clk;
|
||||
unsigned int max_pscl_lb_bw_pix_per_clk;
|
||||
unsigned int max_lb_vscl_bw_pix_per_clk;
|
||||
unsigned int max_vscl_hscl_bw_pix_per_clk;
|
||||
double max_hscl_ratio;
|
||||
double max_vscl_ratio;
|
||||
unsigned int hscl_mults;
|
||||
unsigned int vscl_mults;
|
||||
unsigned int max_hscl_taps;
|
||||
unsigned int max_vscl_taps;
|
||||
double dispclk_ramp_margin_percent;
|
||||
double underscan_factor;
|
||||
unsigned int min_vblank_lines;
|
||||
unsigned int dppclk_delay_subtotal;
|
||||
unsigned int dispclk_delay_subtotal;
|
||||
unsigned int dcfclk_cstate_latency;
|
||||
unsigned int max_inter_dcn_tile_repeaters;
|
||||
unsigned int can_vstartup_lines_exceed_vsync_plus_back_porch_lines_minus_one;
|
||||
unsigned int bug_forcing_LC_req_same_size_fixed;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_pipe_source_params_st {
|
||||
int source_format;
|
||||
unsigned char dcc;
|
||||
unsigned int dcc_rate;
|
||||
unsigned char vm;
|
||||
int source_scan;
|
||||
int sw_mode;
|
||||
int macro_tile_size;
|
||||
unsigned char is_display_sw;
|
||||
unsigned int viewport_width;
|
||||
unsigned int viewport_height;
|
||||
unsigned int viewport_width_c;
|
||||
unsigned int viewport_height_c;
|
||||
unsigned int data_pitch;
|
||||
unsigned int data_pitch_c;
|
||||
unsigned int meta_pitch;
|
||||
unsigned int meta_pitch_c;
|
||||
unsigned int cur0_src_width;
|
||||
int cur0_bpp;
|
||||
unsigned char is_hsplit;
|
||||
unsigned int hsplit_grp;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_output_params_st {
|
||||
int output_bpc;
|
||||
int output_type;
|
||||
int output_format;
|
||||
int output_standard;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_bandwidth_st {
|
||||
double total_bw_consumed_gbps;
|
||||
double guaranteed_urgent_return_bw_gbps;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_scaler_ratio_depth_st {
|
||||
double hscl_ratio;
|
||||
double vscl_ratio;
|
||||
double hscl_ratio_c;
|
||||
double vscl_ratio_c;
|
||||
double vinit;
|
||||
double vinit_c;
|
||||
double vinit_bot;
|
||||
double vinit_bot_c;
|
||||
int lb_depth;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_scaler_taps_st {
|
||||
unsigned int htaps;
|
||||
unsigned int vtaps;
|
||||
unsigned int htaps_c;
|
||||
unsigned int vtaps_c;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_pipe_dest_params_st {
|
||||
unsigned int recout_width;
|
||||
unsigned int recout_height;
|
||||
unsigned int full_recout_width;
|
||||
unsigned int full_recout_height;
|
||||
unsigned int hblank_start;
|
||||
unsigned int hblank_end;
|
||||
unsigned int vblank_start;
|
||||
unsigned int vblank_end;
|
||||
unsigned int htotal;
|
||||
unsigned int vtotal;
|
||||
unsigned int vactive;
|
||||
unsigned int vstartup_start;
|
||||
unsigned int vupdate_offset;
|
||||
unsigned int vupdate_width;
|
||||
unsigned int vready_offset;
|
||||
unsigned int vsync_plus_back_porch;
|
||||
unsigned char interlaced;
|
||||
unsigned char underscan;
|
||||
double pixel_rate_mhz;
|
||||
unsigned char syncronized_vblank_all_planes;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_pipe_params_st {
|
||||
struct _vcs_dpi_display_pipe_source_params_st src;
|
||||
struct _vcs_dpi_display_pipe_dest_params_st dest;
|
||||
struct _vcs_dpi_scaler_ratio_depth_st scale_ratio_depth;
|
||||
struct _vcs_dpi_scaler_taps_st scale_taps;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_clocks_and_cfg_st {
|
||||
int voltage;
|
||||
double dppclk_mhz;
|
||||
double refclk_mhz;
|
||||
double dispclk_mhz;
|
||||
double dcfclk_mhz;
|
||||
double socclk_mhz;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st {
|
||||
struct _vcs_dpi_display_pipe_params_st pipe;
|
||||
struct _vcs_dpi_display_output_params_st dout;
|
||||
struct _vcs_dpi_display_clocks_and_cfg_st clks_cfg;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_dchub_buffer_sizing_st {
|
||||
unsigned int swath_width_y;
|
||||
unsigned int swath_height_y;
|
||||
unsigned int swath_height_c;
|
||||
unsigned int detail_buffer_size_y;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_watermarks_perf_st {
|
||||
double stutter_eff_in_active_region_percent;
|
||||
double urgent_latency_supported_us;
|
||||
double non_urgent_latency_supported_us;
|
||||
double dram_clock_change_margin_us;
|
||||
double dram_access_eff_percent;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_cstate_pstate_watermarks_st {
|
||||
double cstate_exit_us;
|
||||
double cstate_enter_plus_exit_us;
|
||||
double pstate_change_us;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_wm_calc_pipe_params_st {
|
||||
unsigned int num_dpp;
|
||||
int voltage;
|
||||
int output_type;
|
||||
double dcfclk_mhz;
|
||||
double socclk_mhz;
|
||||
double dppclk_mhz;
|
||||
double pixclk_mhz;
|
||||
unsigned char interlace_en;
|
||||
unsigned char pte_enable;
|
||||
unsigned char dcc_enable;
|
||||
double dcc_rate;
|
||||
double bytes_per_pixel_c;
|
||||
double bytes_per_pixel_y;
|
||||
unsigned int swath_width_y;
|
||||
unsigned int swath_height_y;
|
||||
unsigned int swath_height_c;
|
||||
unsigned int det_buffer_size_y;
|
||||
double h_ratio;
|
||||
double v_ratio;
|
||||
unsigned int h_taps;
|
||||
unsigned int h_total;
|
||||
unsigned int v_total;
|
||||
unsigned int v_active;
|
||||
unsigned int e2e_index;
|
||||
double display_pipe_line_delivery_time;
|
||||
double read_bw;
|
||||
unsigned int lines_in_det_y;
|
||||
unsigned int lines_in_det_y_rounded_down_to_swath;
|
||||
double full_det_buffering_time;
|
||||
double dcfclk_deepsleep_mhz_per_plane;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_vratio_pre_st {
|
||||
double vratio_pre_l;
|
||||
double vratio_pre_c;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_data_rq_misc_params_st {
|
||||
unsigned int full_swath_bytes;
|
||||
unsigned int stored_swath_bytes;
|
||||
unsigned int blk256_height;
|
||||
unsigned int blk256_width;
|
||||
unsigned int req_height;
|
||||
unsigned int req_width;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_data_rq_sizing_params_st {
|
||||
unsigned int chunk_bytes;
|
||||
unsigned int min_chunk_bytes;
|
||||
unsigned int meta_chunk_bytes;
|
||||
unsigned int min_meta_chunk_bytes;
|
||||
unsigned int mpte_group_bytes;
|
||||
unsigned int dpte_group_bytes;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_data_rq_dlg_params_st {
|
||||
unsigned int swath_width_ub;
|
||||
unsigned int swath_height;
|
||||
unsigned int req_per_swath_ub;
|
||||
unsigned int meta_pte_bytes_per_frame_ub;
|
||||
unsigned int dpte_req_per_row_ub;
|
||||
unsigned int dpte_groups_per_row_ub;
|
||||
unsigned int dpte_row_height;
|
||||
unsigned int dpte_bytes_per_row_ub;
|
||||
unsigned int meta_chunks_per_row_ub;
|
||||
unsigned int meta_req_per_row_ub;
|
||||
unsigned int meta_row_height;
|
||||
unsigned int meta_bytes_per_row_ub;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_cur_rq_dlg_params_st {
|
||||
unsigned char enable;
|
||||
unsigned int swath_height;
|
||||
unsigned int req_per_line;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_rq_dlg_params_st {
|
||||
struct _vcs_dpi_display_data_rq_dlg_params_st rq_l;
|
||||
struct _vcs_dpi_display_data_rq_dlg_params_st rq_c;
|
||||
struct _vcs_dpi_display_cur_rq_dlg_params_st rq_cur0;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_rq_sizing_params_st {
|
||||
struct _vcs_dpi_display_data_rq_sizing_params_st rq_l;
|
||||
struct _vcs_dpi_display_data_rq_sizing_params_st rq_c;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_rq_misc_params_st {
|
||||
struct _vcs_dpi_display_data_rq_misc_params_st rq_l;
|
||||
struct _vcs_dpi_display_data_rq_misc_params_st rq_c;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_rq_params_st {
|
||||
unsigned char yuv420;
|
||||
unsigned char yuv420_10bpc;
|
||||
struct _vcs_dpi_display_rq_misc_params_st misc;
|
||||
struct _vcs_dpi_display_rq_sizing_params_st sizing;
|
||||
struct _vcs_dpi_display_rq_dlg_params_st dlg;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_dlg_regs_st {
|
||||
unsigned int refcyc_h_blank_end;
|
||||
unsigned int dlg_vblank_end;
|
||||
unsigned int min_dst_y_next_start;
|
||||
unsigned int refcyc_per_htotal;
|
||||
unsigned int refcyc_x_after_scaler;
|
||||
unsigned int dst_y_after_scaler;
|
||||
unsigned int dst_y_prefetch;
|
||||
unsigned int dst_y_per_vm_vblank;
|
||||
unsigned int dst_y_per_row_vblank;
|
||||
unsigned int ref_freq_to_pix_freq;
|
||||
unsigned int vratio_prefetch;
|
||||
unsigned int vratio_prefetch_c;
|
||||
unsigned int refcyc_per_pte_group_vblank_l;
|
||||
unsigned int refcyc_per_pte_group_vblank_c;
|
||||
unsigned int refcyc_per_meta_chunk_vblank_l;
|
||||
unsigned int refcyc_per_meta_chunk_vblank_c;
|
||||
unsigned int dst_y_per_pte_row_nom_l;
|
||||
unsigned int dst_y_per_pte_row_nom_c;
|
||||
unsigned int refcyc_per_pte_group_nom_l;
|
||||
unsigned int refcyc_per_pte_group_nom_c;
|
||||
unsigned int dst_y_per_meta_row_nom_l;
|
||||
unsigned int dst_y_per_meta_row_nom_c;
|
||||
unsigned int refcyc_per_meta_chunk_nom_l;
|
||||
unsigned int refcyc_per_meta_chunk_nom_c;
|
||||
unsigned int refcyc_per_line_delivery_pre_l;
|
||||
unsigned int refcyc_per_line_delivery_pre_c;
|
||||
unsigned int refcyc_per_line_delivery_l;
|
||||
unsigned int refcyc_per_line_delivery_c;
|
||||
unsigned int chunk_hdl_adjust_cur0;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_ttu_regs_st {
|
||||
unsigned int qos_level_low_wm;
|
||||
unsigned int qos_level_high_wm;
|
||||
unsigned int min_ttu_vblank;
|
||||
unsigned int qos_level_flip;
|
||||
unsigned int refcyc_per_req_delivery_l;
|
||||
unsigned int refcyc_per_req_delivery_c;
|
||||
unsigned int refcyc_per_req_delivery_cur0;
|
||||
unsigned int refcyc_per_req_delivery_pre_l;
|
||||
unsigned int refcyc_per_req_delivery_pre_c;
|
||||
unsigned int refcyc_per_req_delivery_pre_cur0;
|
||||
unsigned int qos_level_fixed_l;
|
||||
unsigned int qos_level_fixed_c;
|
||||
unsigned int qos_level_fixed_cur0;
|
||||
unsigned int qos_ramp_disable_l;
|
||||
unsigned int qos_ramp_disable_c;
|
||||
unsigned int qos_ramp_disable_cur0;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_data_rq_regs_st {
|
||||
unsigned int chunk_size;
|
||||
unsigned int min_chunk_size;
|
||||
unsigned int meta_chunk_size;
|
||||
unsigned int min_meta_chunk_size;
|
||||
unsigned int dpte_group_size;
|
||||
unsigned int mpte_group_size;
|
||||
unsigned int swath_height;
|
||||
unsigned int pte_row_height_linear;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_rq_regs_st {
|
||||
struct _vcs_dpi_display_data_rq_regs_st rq_regs_l;
|
||||
struct _vcs_dpi_display_data_rq_regs_st rq_regs_c;
|
||||
unsigned int drq_expansion_mode;
|
||||
unsigned int prq_expansion_mode;
|
||||
unsigned int mrq_expansion_mode;
|
||||
unsigned int crq_expansion_mode;
|
||||
unsigned int plane1_base_address;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_dlg_sys_params_st {
|
||||
double t_mclk_wm_us;
|
||||
double t_urg_wm_us;
|
||||
double t_sr_wm_us;
|
||||
double t_extra_us;
|
||||
double t_srx_delay_us;
|
||||
double deepsleep_dcfclk_mhz;
|
||||
double total_flip_bw;
|
||||
unsigned int total_flip_bytes;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_dlg_prefetch_param_st {
|
||||
double prefetch_bw;
|
||||
unsigned int flip_bytes;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_pipe_clock_st {
|
||||
double dcfclk_mhz;
|
||||
double dispclk_mhz;
|
||||
double dppclk_mhz[4];
|
||||
unsigned char dppclk_div[4];
|
||||
};
|
||||
|
||||
struct _vcs_dpi_display_arb_params_st {
|
||||
int max_req_outstanding;
|
||||
int min_req_outstanding;
|
||||
int sat_level_us;
|
||||
};
|
||||
|
||||
struct _vcs_dpi_mode_evaluation_st {
|
||||
int voltage_override;
|
||||
};
|
||||
|
||||
#endif /*__DISPLAY_MODE_STRUCTS_H__*/
|
2326
drivers/gpu/drm/amd/display/dc/dml/display_mode_support.c
Normal file
2326
drivers/gpu/drm/amd/display/dc/dml/display_mode_support.c
Normal file
File diff suppressed because it is too large
Load Diff
199
drivers/gpu/drm/amd/display/dc/dml/display_mode_support.h
Normal file
199
drivers/gpu/drm/amd/display/dc/dml/display_mode_support.h
Normal file
@ -0,0 +1,199 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#ifndef __DISPLAY_MODE_SUPPORT_H__
|
||||
#define __DISPLAY_MODE_SUPPORT_H__
|
||||
|
||||
#include "dml_common_defs.h"
|
||||
|
||||
struct display_mode_lib;
|
||||
|
||||
#define NumberOfStates 4
|
||||
#define NumberOfStatesPlusTwo (NumberOfStates+2)
|
||||
|
||||
struct dml_ms_internal_vars {
|
||||
double ScaleRatioSupport;
|
||||
double SourceFormatPixelAndScanSupport;
|
||||
double TotalReadBandwidthConsumedGBytePerSecond;
|
||||
double TotalWriteBandwidthConsumedGBytePerSecond;
|
||||
double TotalBandwidthConsumedGBytePerSecond;
|
||||
double DCCEnabledInAnyPlane;
|
||||
double ReturnBWToDCNPerState;
|
||||
double CriticalPoint;
|
||||
double WritebackLatencySupport;
|
||||
double RequiredOutputBW;
|
||||
double TotalNumberOfActiveWriteback;
|
||||
double TotalAvailableWritebackSupport;
|
||||
double MaximumSwathWidth;
|
||||
double NumberOfDPPRequiredForDETSize;
|
||||
double NumberOfDPPRequiredForLBSize;
|
||||
double MinDispclkUsingSingleDPP;
|
||||
double MinDispclkUsingDualDPP;
|
||||
double ViewportSizeSupport;
|
||||
double SwathWidthGranularityY;
|
||||
double RoundedUpMaxSwathSizeBytesY;
|
||||
double SwathWidthGranularityC;
|
||||
double RoundedUpMaxSwathSizeBytesC;
|
||||
double LinesInDETLuma;
|
||||
double LinesInDETChroma;
|
||||
double EffectiveLBLatencyHidingSourceLinesLuma;
|
||||
double EffectiveLBLatencyHidingSourceLinesChroma;
|
||||
double EffectiveDETLBLinesLuma;
|
||||
double EffectiveDETLBLinesChroma;
|
||||
double ProjectedDCFCLKDeepSleep;
|
||||
double MetaReqHeightY;
|
||||
double MetaReqWidthY;
|
||||
double MetaSurfaceWidthY;
|
||||
double MetaSurfaceHeightY;
|
||||
double MetaPteBytesPerFrameY;
|
||||
double MetaRowBytesY;
|
||||
double MacroTileBlockSizeBytesY;
|
||||
double MacroTileBlockHeightY;
|
||||
double DataPTEReqHeightY;
|
||||
double DataPTEReqWidthY;
|
||||
double DPTEBytesPerRowY;
|
||||
double MetaReqHeightC;
|
||||
double MetaReqWidthC;
|
||||
double MetaSurfaceWidthC;
|
||||
double MetaSurfaceHeightC;
|
||||
double MetaPteBytesPerFrameC;
|
||||
double MetaRowBytesC;
|
||||
double MacroTileBlockSizeBytesC;
|
||||
double MacroTileBlockHeightC;
|
||||
double MacroTileBlockWidthC;
|
||||
double DataPTEReqHeightC;
|
||||
double DataPTEReqWidthC;
|
||||
double DPTEBytesPerRowC;
|
||||
double VInitY;
|
||||
double MaxPartialSwY;
|
||||
double VInitC;
|
||||
double MaxPartialSwC;
|
||||
double dst_x_after_scaler;
|
||||
double dst_y_after_scaler;
|
||||
double TimeCalc;
|
||||
double VUpdateOffset;
|
||||
double TotalRepeaterDelay;
|
||||
double VUpdateWidth;
|
||||
double VReadyOffset;
|
||||
double TimeSetup;
|
||||
double ExtraLatency;
|
||||
double MaximumVStartup;
|
||||
double BWAvailableForImmediateFlip;
|
||||
double TotalImmediateFlipBytes;
|
||||
double TimeForMetaPTEWithImmediateFlip;
|
||||
double TimeForMetaPTEWithoutImmediateFlip;
|
||||
double TimeForMetaAndDPTERowWithImmediateFlip;
|
||||
double TimeForMetaAndDPTERowWithoutImmediateFlip;
|
||||
double LineTimesToRequestPrefetchPixelDataWithImmediateFlip;
|
||||
double LineTimesToRequestPrefetchPixelDataWithoutImmediateFlip;
|
||||
double MaximumReadBandwidthWithPrefetchWithImmediateFlip;
|
||||
double MaximumReadBandwidthWithPrefetchWithoutImmediateFlip;
|
||||
double VoltageOverrideLevel;
|
||||
double VoltageLevelWithImmediateFlip;
|
||||
double VoltageLevelWithoutImmediateFlip;
|
||||
double ImmediateFlipSupported;
|
||||
double VoltageLevel;
|
||||
double DCFCLK;
|
||||
double FabricAndDRAMBandwidth;
|
||||
double SwathWidthYSingleDPP[DC__NUM_PIPES__MAX];
|
||||
double BytePerPixelInDETY[DC__NUM_PIPES__MAX];
|
||||
double BytePerPixelInDETC[DC__NUM_PIPES__MAX];
|
||||
double ReadBandwidth[DC__NUM_PIPES__MAX];
|
||||
double WriteBandwidth[DC__NUM_PIPES__MAX];
|
||||
double DCFCLKPerState[NumberOfStatesPlusTwo];
|
||||
double FabricAndDRAMBandwidthPerState[NumberOfStatesPlusTwo];
|
||||
double ReturnBWPerState[NumberOfStatesPlusTwo];
|
||||
double BandwidthSupport[NumberOfStatesPlusTwo];
|
||||
double UrgentRoundTripAndOutOfOrderLatencyPerState[NumberOfStatesPlusTwo];
|
||||
double ROBSupport[NumberOfStatesPlusTwo];
|
||||
double RequiredPHYCLK[DC__NUM_PIPES__MAX];
|
||||
double DIOSupport[NumberOfStatesPlusTwo];
|
||||
double PHYCLKPerState[NumberOfStatesPlusTwo];
|
||||
double PSCL_FACTOR[DC__NUM_PIPES__MAX];
|
||||
double PSCL_FACTOR_CHROMA[DC__NUM_PIPES__MAX];
|
||||
double MinDPPCLKUsingSingleDPP[DC__NUM_PIPES__MAX];
|
||||
double Read256BlockHeightY[DC__NUM_PIPES__MAX];
|
||||
double Read256BlockWidthY[DC__NUM_PIPES__MAX];
|
||||
double Read256BlockHeightC[DC__NUM_PIPES__MAX];
|
||||
double Read256BlockWidthC[DC__NUM_PIPES__MAX];
|
||||
double MaxSwathHeightY[DC__NUM_PIPES__MAX];
|
||||
double MaxSwathHeightC[DC__NUM_PIPES__MAX];
|
||||
double MinSwathHeightY[DC__NUM_PIPES__MAX];
|
||||
double MinSwathHeightC[DC__NUM_PIPES__MAX];
|
||||
double NumberOfDPPRequiredForDETAndLBSize[DC__NUM_PIPES__MAX];
|
||||
double TotalNumberOfActiveDPP[NumberOfStatesPlusTwo * 2];
|
||||
double RequiredDISPCLK[NumberOfStatesPlusTwo * 2];
|
||||
double DISPCLK_DPPCLK_Support[NumberOfStatesPlusTwo * 2];
|
||||
double MaxDispclk[NumberOfStatesPlusTwo];
|
||||
double MaxDppclk[NumberOfStatesPlusTwo];
|
||||
double NoOfDPP[NumberOfStatesPlusTwo * 2 * DC__NUM_PIPES__MAX];
|
||||
double TotalAvailablePipesSupport[NumberOfStatesPlusTwo * 2];
|
||||
double SwathWidthYPerState[NumberOfStatesPlusTwo * 2 * DC__NUM_PIPES__MAX];
|
||||
double SwathHeightYPerState[NumberOfStatesPlusTwo * 2 * DC__NUM_PIPES__MAX];
|
||||
double SwathHeightCPerState[NumberOfStatesPlusTwo * 2 * DC__NUM_PIPES__MAX];
|
||||
double DETBufferSizeYPerState[NumberOfStatesPlusTwo * 2 * DC__NUM_PIPES__MAX];
|
||||
double UrgentLatencySupportUsPerState[NumberOfStatesPlusTwo * 2 * DC__NUM_PIPES__MAX];
|
||||
double UrgentLatencySupport[NumberOfStatesPlusTwo * 2];
|
||||
double TotalNumberOfDCCActiveDPP[NumberOfStatesPlusTwo * 2];
|
||||
double DPTEBytesPerRow[DC__NUM_PIPES__MAX];
|
||||
double MetaPTEBytesPerFrame[DC__NUM_PIPES__MAX];
|
||||
double MetaRowBytes[DC__NUM_PIPES__MAX];
|
||||
double PrefillY[DC__NUM_PIPES__MAX];
|
||||
double MaxNumSwY[DC__NUM_PIPES__MAX];
|
||||
double PrefetchLinesY[DC__NUM_PIPES__MAX];
|
||||
double PrefillC[DC__NUM_PIPES__MAX];
|
||||
double MaxNumSwC[DC__NUM_PIPES__MAX];
|
||||
double PrefetchLinesC[DC__NUM_PIPES__MAX];
|
||||
double LineTimesForPrefetch[DC__NUM_PIPES__MAX];
|
||||
double PrefetchBW[DC__NUM_PIPES__MAX];
|
||||
double LinesForMetaPTEWithImmediateFlip[DC__NUM_PIPES__MAX];
|
||||
double LinesForMetaPTEWithoutImmediateFlip[DC__NUM_PIPES__MAX];
|
||||
double LinesForMetaAndDPTERowWithImmediateFlip[DC__NUM_PIPES__MAX];
|
||||
double LinesForMetaAndDPTERowWithoutImmediateFlip[DC__NUM_PIPES__MAX];
|
||||
double VRatioPreYWithImmediateFlip[NumberOfStatesPlusTwo * 2 * DC__NUM_PIPES__MAX];
|
||||
double VRatioPreCWithImmediateFlip[NumberOfStatesPlusTwo * 2 * DC__NUM_PIPES__MAX];
|
||||
double RequiredPrefetchPixelDataBWWithImmediateFlip[NumberOfStatesPlusTwo * 2
|
||||
* DC__NUM_PIPES__MAX];
|
||||
double VRatioPreYWithoutImmediateFlip[NumberOfStatesPlusTwo * 2 * DC__NUM_PIPES__MAX];
|
||||
double VRatioPreCWithoutImmediateFlip[NumberOfStatesPlusTwo * 2 * DC__NUM_PIPES__MAX];
|
||||
double RequiredPrefetchPixelDataBWWithoutImmediateFlip[NumberOfStatesPlusTwo * 2
|
||||
* DC__NUM_PIPES__MAX];
|
||||
double PrefetchSupportedWithImmediateFlip[NumberOfStatesPlusTwo * 2];
|
||||
double PrefetchSupportedWithoutImmediateFlip[NumberOfStatesPlusTwo * 2];
|
||||
double VRatioInPrefetchSupportedWithImmediateFlip[NumberOfStatesPlusTwo * 2];
|
||||
double VRatioInPrefetchSupportedWithoutImmediateFlip[NumberOfStatesPlusTwo * 2];
|
||||
double ModeSupportWithImmediateFlip[NumberOfStatesPlusTwo * 2];
|
||||
double ModeSupportWithoutImmediateFlip[NumberOfStatesPlusTwo * 2];
|
||||
double RequiredDISPCLKPerRatio[2];
|
||||
double DPPPerPlanePerRatio[2 * DC__NUM_PIPES__MAX];
|
||||
double DISPCLK_DPPCLK_SupportPerRatio[2];
|
||||
struct _vcs_dpi_wm_calc_pipe_params_st planes[DC__NUM_PIPES__MAX];
|
||||
};
|
||||
|
||||
int dml_ms_check(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e,
|
||||
int num_pipes);
|
||||
|
||||
#endif
|
367
drivers/gpu/drm/amd/display/dc/dml/display_pipe_clocks.c
Normal file
367
drivers/gpu/drm/amd/display/dc/dml/display_pipe_clocks.c
Normal file
@ -0,0 +1,367 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
|
||||
#include "display_pipe_clocks.h"
|
||||
#include "display_mode_lib.h"
|
||||
#include "soc_bounding_box.h"
|
||||
|
||||
static enum voltage_state power_state(
|
||||
struct display_mode_lib *mode_lib,
|
||||
double dispclk,
|
||||
double dppclk)
|
||||
{
|
||||
enum voltage_state state1;
|
||||
enum voltage_state state2;
|
||||
|
||||
if (dispclk <= mode_lib->soc.vmin.dispclk_mhz)
|
||||
state1 = dm_vmin;
|
||||
else if (dispclk <= mode_lib->soc.vnom.dispclk_mhz)
|
||||
state1 = dm_vnom;
|
||||
else if (dispclk <= mode_lib->soc.vmax.dispclk_mhz)
|
||||
state1 = dm_vmax;
|
||||
else
|
||||
state1 = dm_vmax_exceeded;
|
||||
|
||||
if (dppclk <= mode_lib->soc.vmin.dppclk_mhz)
|
||||
state2 = dm_vmin;
|
||||
else if (dppclk <= mode_lib->soc.vnom.dppclk_mhz)
|
||||
state2 = dm_vnom;
|
||||
else if (dppclk <= mode_lib->soc.vmax.dppclk_mhz)
|
||||
state2 = dm_vmax;
|
||||
else
|
||||
state2 = dm_vmax_exceeded;
|
||||
|
||||
if (state1 > state2)
|
||||
return state1;
|
||||
else
|
||||
return state2;
|
||||
}
|
||||
|
||||
static unsigned int dpp_in_grp(
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e,
|
||||
unsigned int num_pipes,
|
||||
unsigned int hsplit_grp)
|
||||
{
|
||||
unsigned int num_dpp = 0;
|
||||
unsigned int i;
|
||||
|
||||
for (i = 0; i < num_pipes; i++) {
|
||||
if (e2e[i].pipe.src.is_hsplit) {
|
||||
if (e2e[i].pipe.src.hsplit_grp == hsplit_grp) {
|
||||
num_dpp++;
|
||||
}
|
||||
}
|
||||
}
|
||||
|
||||
if (0 == num_dpp)
|
||||
num_dpp = 1;
|
||||
|
||||
return num_dpp;
|
||||
}
|
||||
|
||||
static void calculate_pipe_clk_requirement(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e,
|
||||
unsigned int num_dpp_in_grp,
|
||||
double *dppclk,
|
||||
double *dispclk,
|
||||
bool *dppdiv)
|
||||
{
|
||||
double pscl_throughput = 0.0;
|
||||
double max_hratio = e2e->pipe.scale_ratio_depth.hscl_ratio;
|
||||
double max_vratio = e2e->pipe.scale_ratio_depth.vscl_ratio;
|
||||
double max_htaps = e2e->pipe.scale_taps.htaps;
|
||||
double max_vtaps = e2e->pipe.scale_taps.vtaps;
|
||||
double dpp_clock_divider = (double) num_dpp_in_grp;
|
||||
double dispclk_dppclk_ratio;
|
||||
double dispclk_ramp_margin_percent;
|
||||
|
||||
if (max_hratio > 1.0) {
|
||||
double pscl_to_lb = ((double) mode_lib->ip.max_pscl_lb_bw_pix_per_clk * max_hratio)
|
||||
/ dml_ceil(max_htaps / 6.0);
|
||||
pscl_throughput = dml_min(
|
||||
pscl_to_lb,
|
||||
(double) mode_lib->ip.max_dchub_pscl_bw_pix_per_clk);
|
||||
} else {
|
||||
pscl_throughput = dml_min(
|
||||
(double) mode_lib->ip.max_pscl_lb_bw_pix_per_clk,
|
||||
(double) mode_lib->ip.max_dchub_pscl_bw_pix_per_clk);
|
||||
}
|
||||
|
||||
DTRACE("pscl_throughput: %f pix per clk", pscl_throughput);
|
||||
DTRACE("vtaps: %f hratio: %f vratio: %f", max_vtaps, max_hratio, max_vratio);
|
||||
*dppclk = dml_max(
|
||||
max_vtaps / 6.0 * dml_min(1.0, max_hratio),
|
||||
max_hratio * max_vratio / pscl_throughput);
|
||||
DTRACE("pixel rate multiplier: %f", *dppclk);
|
||||
*dppclk = dml_max(*dppclk, 1.0);
|
||||
DTRACE("pixel rate multiplier clamped: %f", *dppclk);
|
||||
*dppclk = *dppclk * e2e->pipe.dest.pixel_rate_mhz;
|
||||
|
||||
*dppclk = *dppclk / dpp_clock_divider;
|
||||
DTRACE("dppclk after split: %f", *dppclk);
|
||||
|
||||
if (dpp_clock_divider > 1.0 && (*dppclk < e2e->pipe.dest.pixel_rate_mhz)) {
|
||||
dispclk_dppclk_ratio = 2.0;
|
||||
*dppdiv = true;
|
||||
} else {
|
||||
dispclk_dppclk_ratio = 1.0;
|
||||
*dppdiv = false;
|
||||
}
|
||||
|
||||
dispclk_ramp_margin_percent = mode_lib->ip.dispclk_ramp_margin_percent;
|
||||
|
||||
/* Comment this out because of Gabes possible bug in spreadsheet,
|
||||
* just to make other cases evident during debug
|
||||
*
|
||||
*if(e2e->clks_cfg.voltage == dm_vmax)
|
||||
* dispclk_ramp_margin_percent = 0.0;
|
||||
*/
|
||||
|
||||
/* account for ramping margin and downspread */
|
||||
*dispclk = dml_max(*dppclk * dispclk_dppclk_ratio, e2e->pipe.dest.pixel_rate_mhz)
|
||||
* (1.0 + (double) mode_lib->soc.downspread_percent / 100.0)
|
||||
* (1.0 + (double) dispclk_ramp_margin_percent / 100.0);
|
||||
|
||||
return;
|
||||
}
|
||||
|
||||
bool dml_clks_pipe_clock_requirement_fit_power_constraint(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e,
|
||||
unsigned int num_dpp_in_grp)
|
||||
{
|
||||
double dppclk = 0;
|
||||
double dispclk = 0;
|
||||
bool dppdiv = 0;
|
||||
|
||||
calculate_pipe_clk_requirement(mode_lib, e2e, num_dpp_in_grp, &dppclk, &dispclk, &dppdiv);
|
||||
|
||||
if (power_state(mode_lib, dispclk, dppclk) > e2e->clks_cfg.voltage) {
|
||||
return false;
|
||||
}
|
||||
|
||||
return true;
|
||||
}
|
||||
|
||||
static void get_plane_clks(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e,
|
||||
unsigned int num_pipes,
|
||||
double *dppclks,
|
||||
double *dispclks,
|
||||
bool *dppdiv)
|
||||
{
|
||||
/* it is assumed that the scale ratios passed into the e2e pipe params have already been calculated
|
||||
* for any split pipe configurations, where extra pixels inthe overlap region do not contribute to
|
||||
* the scale ratio. This means that we can simply calculate the dppclk for each dpp independently
|
||||
* and we would expect the same result on any split pipes, which would be handled
|
||||
*/
|
||||
unsigned int i;
|
||||
|
||||
for (i = 0; i < num_pipes; i++) {
|
||||
double num_dpp_in_grp;
|
||||
double dispclk_ramp_margin_percent;
|
||||
double dispclk_margined;
|
||||
|
||||
if (e2e[i].pipe.src.is_hsplit)
|
||||
num_dpp_in_grp = (double) dpp_in_grp(
|
||||
e2e,
|
||||
num_pipes,
|
||||
e2e[i].pipe.src.hsplit_grp);
|
||||
else
|
||||
num_dpp_in_grp = 1;
|
||||
|
||||
calculate_pipe_clk_requirement(
|
||||
mode_lib,
|
||||
&e2e[i],
|
||||
num_dpp_in_grp,
|
||||
&dppclks[i],
|
||||
&dispclks[i],
|
||||
&dppdiv[i]);
|
||||
|
||||
dispclk_ramp_margin_percent = mode_lib->ip.dispclk_ramp_margin_percent;
|
||||
|
||||
dispclk_margined = e2e[i].pipe.dest.pixel_rate_mhz
|
||||
* (1.0 + (double) mode_lib->soc.downspread_percent / 100.0)
|
||||
* (1.0 + (double) dispclk_ramp_margin_percent / 100.0);
|
||||
|
||||
DTRACE("p%d: requested power state: %d", i, (int) e2e[0].clks_cfg.voltage);
|
||||
|
||||
if (power_state(mode_lib, dispclks[i], dppclks[i])
|
||||
> power_state(mode_lib, dispclk_margined, dispclk_margined)
|
||||
&& dispclk_margined > dppclks[i]) {
|
||||
if (power_state(mode_lib, dispclks[i], dppclks[i])
|
||||
> e2e[0].clks_cfg.voltage) {
|
||||
dispclks[i] = dispclk_margined;
|
||||
dppclks[i] = dispclk_margined;
|
||||
dppdiv[i] = false;
|
||||
}
|
||||
}
|
||||
|
||||
DTRACE("p%d: dispclk: %f", i, dispclks[i]);
|
||||
}
|
||||
}
|
||||
|
||||
static void get_dcfclk(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e,
|
||||
unsigned int num_pipes,
|
||||
double *dcfclk_mhz)
|
||||
{
|
||||
double bytes_per_pixel_det_y[DC__NUM_PIPES__MAX];
|
||||
double bytes_per_pixel_det_c[DC__NUM_PIPES__MAX];
|
||||
double swath_width_y[DC__NUM_PIPES__MAX];
|
||||
unsigned int i;
|
||||
double total_read_bandwidth_gbps = 0.0;
|
||||
|
||||
for (i = 0; i < num_pipes; i++) {
|
||||
if (e2e[i].pipe.src.source_scan == dm_horz) {
|
||||
swath_width_y[i] = e2e[i].pipe.src.viewport_width * 1.0;
|
||||
} else {
|
||||
swath_width_y[i] = e2e[i].pipe.src.viewport_height * 1.0;
|
||||
}
|
||||
|
||||
switch (e2e[i].pipe.src.source_format) {
|
||||
case dm_444_64:
|
||||
bytes_per_pixel_det_y[i] = 8.0;
|
||||
bytes_per_pixel_det_c[i] = 0.0;
|
||||
break;
|
||||
case dm_444_32:
|
||||
bytes_per_pixel_det_y[i] = 4.0;
|
||||
bytes_per_pixel_det_c[i] = 0.0;
|
||||
break;
|
||||
case dm_444_16:
|
||||
bytes_per_pixel_det_y[i] = 2.0;
|
||||
bytes_per_pixel_det_c[i] = 0.0;
|
||||
break;
|
||||
case dm_422_8:
|
||||
bytes_per_pixel_det_y[i] = 2.0;
|
||||
bytes_per_pixel_det_c[i] = 0.0;
|
||||
break;
|
||||
case dm_422_10:
|
||||
bytes_per_pixel_det_y[i] = 4.0;
|
||||
bytes_per_pixel_det_c[i] = 0.0;
|
||||
break;
|
||||
case dm_420_8:
|
||||
bytes_per_pixel_det_y[i] = 1.0;
|
||||
bytes_per_pixel_det_c[i] = 2.0;
|
||||
break;
|
||||
case dm_420_10:
|
||||
bytes_per_pixel_det_y[i] = 4.0 / 3.0;
|
||||
bytes_per_pixel_det_c[i] = 8.0 / 3.0;
|
||||
break;
|
||||
default:
|
||||
BREAK_TO_DEBUGGER(); /* invalid src_format in get_dcfclk */
|
||||
}
|
||||
}
|
||||
|
||||
for (i = 0; i < num_pipes; i++) {
|
||||
double read_bandwidth_plane_mbps = 0.0;
|
||||
read_bandwidth_plane_mbps = (double) swath_width_y[i]
|
||||
* ((double) bytes_per_pixel_det_y[i]
|
||||
+ (double) bytes_per_pixel_det_c[i] / 2.0)
|
||||
/ ((double) e2e[i].pipe.dest.htotal
|
||||
/ (double) e2e[i].pipe.dest.pixel_rate_mhz)
|
||||
* e2e[i].pipe.scale_ratio_depth.vscl_ratio;
|
||||
|
||||
if (e2e[i].pipe.src.dcc) {
|
||||
read_bandwidth_plane_mbps += (read_bandwidth_plane_mbps / 1000.0 / 256.0);
|
||||
}
|
||||
|
||||
if (e2e[i].pipe.src.vm) {
|
||||
read_bandwidth_plane_mbps += (read_bandwidth_plane_mbps / 1000.0 / 512.0);
|
||||
}
|
||||
|
||||
total_read_bandwidth_gbps = total_read_bandwidth_gbps
|
||||
+ read_bandwidth_plane_mbps / 1000.0;
|
||||
}
|
||||
|
||||
DTRACE("total bandwidth = %f gbps", total_read_bandwidth_gbps);
|
||||
|
||||
(*dcfclk_mhz) = (total_read_bandwidth_gbps * 1000.0) / mode_lib->soc.return_bus_width_bytes;
|
||||
|
||||
DTRACE(
|
||||
"minimum theoretical dcfclk without stutter and full utilization = %f MHz",
|
||||
(*dcfclk_mhz));
|
||||
|
||||
}
|
||||
|
||||
struct _vcs_dpi_display_pipe_clock_st dml_clks_get_pipe_clocks(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e,
|
||||
unsigned int num_pipes)
|
||||
{
|
||||
struct _vcs_dpi_display_pipe_clock_st clocks;
|
||||
double max_dispclk = 0.0;
|
||||
double dcfclk;
|
||||
double dispclks[DC__NUM_PIPES__MAX];
|
||||
double dppclks[DC__NUM_PIPES__MAX];
|
||||
bool dppdiv[DC__NUM_PIPES__MAX];
|
||||
unsigned int i;
|
||||
|
||||
DTRACE("Calculating pipe clocks...");
|
||||
|
||||
/* this is the theoretical minimum, have to adjust based on valid values for soc */
|
||||
get_dcfclk(mode_lib, e2e, num_pipes, &dcfclk);
|
||||
|
||||
/* if(dcfclk > soc.vnom.dcfclk_mhz)
|
||||
* dcfclk = soc.vmax.dcfclk_mhz;
|
||||
* else if(dcfclk > soc.vmin.dcfclk_mhz)
|
||||
* dcfclk = soc.vnom.dcfclk_mhz;
|
||||
* else
|
||||
* dcfclk = soc.vmin.dcfclk_mhz;
|
||||
*/
|
||||
|
||||
dcfclk = dml_socbb_voltage_scaling(
|
||||
&mode_lib->soc,
|
||||
(enum voltage_state) e2e[0].clks_cfg.voltage).dcfclk_mhz;
|
||||
clocks.dcfclk_mhz = dcfclk;
|
||||
|
||||
get_plane_clks(mode_lib, e2e, num_pipes, dppclks, dispclks, dppdiv);
|
||||
|
||||
for (i = 0; i < num_pipes; i++) {
|
||||
max_dispclk = dml_max(max_dispclk, dispclks[i]);
|
||||
}
|
||||
|
||||
clocks.dispclk_mhz = max_dispclk;
|
||||
DTRACE("dispclk: %f Mhz", clocks.dispclk_mhz);
|
||||
DTRACE("dcfclk: %f Mhz", clocks.dcfclk_mhz);
|
||||
|
||||
for (i = 0; i < num_pipes; i++) {
|
||||
if (dppclks[i] * 2 < max_dispclk)
|
||||
dppdiv[i] = 1;
|
||||
|
||||
if (dppdiv[i])
|
||||
clocks.dppclk_div[i] = 1;
|
||||
else
|
||||
clocks.dppclk_div[i] = 0;
|
||||
|
||||
clocks.dppclk_mhz[i] = max_dispclk / ((dppdiv[i]) ? 2.0 : 1.0);
|
||||
DTRACE("dppclk%d: %f Mhz", i, clocks.dppclk_mhz[i]);
|
||||
}
|
||||
|
||||
return clocks;
|
||||
}
|
41
drivers/gpu/drm/amd/display/dc/dml/display_pipe_clocks.h
Normal file
41
drivers/gpu/drm/amd/display/dc/dml/display_pipe_clocks.h
Normal file
@ -0,0 +1,41 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#ifndef __DISPLAY_PIPE_CLOCKS_H__
|
||||
#define __DISPLAY_PIPE_CLOCKS_H__
|
||||
|
||||
#include "dml_common_defs.h"
|
||||
|
||||
struct display_mode_lib;
|
||||
|
||||
struct _vcs_dpi_display_pipe_clock_st dml_clks_get_pipe_clocks(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e,
|
||||
unsigned int num_pipes);
|
||||
|
||||
bool dml_clks_pipe_clock_requirement_fit_power_constraint(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e,
|
||||
unsigned int num_dpp_in_grp);
|
||||
#endif
|
2254
drivers/gpu/drm/amd/display/dc/dml/display_rq_dlg_calc.c
Normal file
2254
drivers/gpu/drm/amd/display/dc/dml/display_rq_dlg_calc.c
Normal file
File diff suppressed because it is too large
Load Diff
139
drivers/gpu/drm/amd/display/dc/dml/display_rq_dlg_calc.h
Normal file
139
drivers/gpu/drm/amd/display/dc/dml/display_rq_dlg_calc.h
Normal file
@ -0,0 +1,139 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#ifndef __DISPLAY_RQ_DLG_CALC_H__
|
||||
#define __DISPLAY_RQ_DLG_CALC_H__
|
||||
|
||||
#include "dml_common_defs.h"
|
||||
#include "display_rq_dlg_helpers.h"
|
||||
|
||||
struct display_mode_lib;
|
||||
|
||||
void extract_rq_regs(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_rq_regs_st *rq_regs,
|
||||
const struct _vcs_dpi_display_rq_params_st rq_param);
|
||||
/* Function: dml_rq_dlg_get_rq_params
|
||||
* Calculate requestor related parameters that register definition agnostic
|
||||
* (i.e. this layer does try to separate real values from register defintion)
|
||||
* Input:
|
||||
* pipe_src_param - pipe source configuration (e.g. vp, pitch, etc.)
|
||||
* Output:
|
||||
* rq_param - values that can be used to setup RQ (e.g. swath_height, plane1_addr, etc.)
|
||||
*/
|
||||
void dml_rq_dlg_get_rq_params(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_rq_params_st *rq_param,
|
||||
const struct _vcs_dpi_display_pipe_source_params_st pipe_src_param);
|
||||
|
||||
/* Function: dml_rq_dlg_get_rq_reg
|
||||
* Main entry point for test to get the register values out of this DML class.
|
||||
* This function calls <get_rq_param> and <extract_rq_regs> fucntions to calculate
|
||||
* and then populate the rq_regs struct
|
||||
* Input:
|
||||
* pipe_src_param - pipe source configuration (e.g. vp, pitch, etc.)
|
||||
* Output:
|
||||
* rq_regs - struct that holds all the RQ registers field value.
|
||||
* See also: <display_rq_regs_st>
|
||||
*/
|
||||
void dml_rq_dlg_get_rq_reg(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_rq_regs_st *rq_regs,
|
||||
const struct _vcs_dpi_display_pipe_source_params_st pipe_src_param);
|
||||
|
||||
/* Function: dml_rq_dlg_get_dlg_params
|
||||
* Calculate deadline related parameters
|
||||
*/
|
||||
void dml_rq_dlg_get_dlg_params(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_dlg_regs_st *dlg_regs,
|
||||
struct _vcs_dpi_display_ttu_regs_st *ttu_regs,
|
||||
const struct _vcs_dpi_display_rq_dlg_params_st rq_dlg_param,
|
||||
const struct _vcs_dpi_display_dlg_sys_params_st dlg_sys_param,
|
||||
const struct _vcs_dpi_display_e2e_pipe_params_st e2e_pipe_param,
|
||||
const bool cstate_en,
|
||||
const bool pstate_en,
|
||||
const bool vm_en,
|
||||
const bool iflip_en);
|
||||
|
||||
/* Function: dml_rq_dlg_get_dlg_param_prefetch
|
||||
* For flip_bw programming guide change, now dml needs to calculate the flip_bytes and prefetch_bw
|
||||
* for ALL pipes and use this info to calculate the prefetch programming.
|
||||
* Output: prefetch_param.prefetch_bw and flip_bytes
|
||||
*/
|
||||
void dml_rq_dlg_get_dlg_params_prefetch(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_dlg_prefetch_param_st *prefetch_param,
|
||||
struct _vcs_dpi_display_rq_dlg_params_st rq_dlg_param,
|
||||
struct _vcs_dpi_display_dlg_sys_params_st dlg_sys_param,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st e2e_pipe_param,
|
||||
const bool cstate_en,
|
||||
const bool pstate_en,
|
||||
const bool vm_en);
|
||||
|
||||
/* Function: dml_rq_dlg_get_dlg_reg
|
||||
* Calculate and return DLG and TTU register struct given the system setting
|
||||
* Output:
|
||||
* dlg_regs - output DLG register struct
|
||||
* ttu_regs - output DLG TTU register struct
|
||||
* Input:
|
||||
* e2e_pipe_param - "compacted" array of e2e pipe param struct
|
||||
* num_pipes - num of active "pipe" or "route"
|
||||
* pipe_idx - index that identifies the e2e_pipe_param that corresponding to this dlg
|
||||
* cstate - 0: when calculate min_ttu_vblank it is assumed cstate is not required. 1: Normal mode, cstate is considered.
|
||||
* Added for legacy or unrealistic timing tests.
|
||||
*/
|
||||
void dml_rq_dlg_get_dlg_reg(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_dlg_regs_st *dlg_regs,
|
||||
struct _vcs_dpi_display_ttu_regs_st *ttu_regs,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e_pipe_param,
|
||||
const unsigned int num_pipes,
|
||||
const unsigned int pipe_idx,
|
||||
const bool cstate_en,
|
||||
const bool pstate_en,
|
||||
const bool vm_en,
|
||||
const bool iflip_en);
|
||||
|
||||
/* Function: dml_rq_dlg_get_row_heights
|
||||
* Calculate dpte and meta row heights
|
||||
*/
|
||||
void dml_rq_dlg_get_row_heights(
|
||||
struct display_mode_lib *mode_lib,
|
||||
unsigned int *o_dpte_row_height,
|
||||
unsigned int *o_meta_row_height,
|
||||
unsigned int vp_width,
|
||||
unsigned int data_pitch,
|
||||
int source_format,
|
||||
int tiling,
|
||||
int macro_tile_size,
|
||||
int source_scan,
|
||||
int is_chroma);
|
||||
|
||||
/* Function: dml_rq_dlg_get_arb_params */
|
||||
void dml_rq_dlg_get_arb_params(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_arb_params_st *arb_param);
|
||||
|
||||
#endif
|
320
drivers/gpu/drm/amd/display/dc/dml/display_rq_dlg_helpers.c
Normal file
320
drivers/gpu/drm/amd/display/dc/dml/display_rq_dlg_helpers.c
Normal file
@ -0,0 +1,320 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
|
||||
#include "display_rq_dlg_helpers.h"
|
||||
|
||||
void print__rq_params_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_rq_params_st rq_param)
|
||||
{
|
||||
DTRACE("RQ_DLG_CALC: *************************** ");
|
||||
DTRACE("RQ_DLG_CALC: DISPLAY_RQ_PARAM_ST");
|
||||
DTRACE("RQ_DLG_CALC: <LUMA>");
|
||||
print__data_rq_sizing_params_st(mode_lib, rq_param.sizing.rq_l);
|
||||
DTRACE("RQ_DLG_CALC: <CHROMA> === ");
|
||||
print__data_rq_sizing_params_st(mode_lib, rq_param.sizing.rq_c);
|
||||
|
||||
DTRACE("RQ_DLG_CALC: <LUMA>");
|
||||
print__data_rq_dlg_params_st(mode_lib, rq_param.dlg.rq_l);
|
||||
DTRACE("RQ_DLG_CALC: <CHROMA>");
|
||||
print__data_rq_dlg_params_st(mode_lib, rq_param.dlg.rq_c);
|
||||
|
||||
DTRACE("RQ_DLG_CALC: <LUMA>");
|
||||
print__data_rq_misc_params_st(mode_lib, rq_param.misc.rq_l);
|
||||
DTRACE("RQ_DLG_CALC: <CHROMA>");
|
||||
print__data_rq_misc_params_st(mode_lib, rq_param.misc.rq_c);
|
||||
DTRACE("RQ_DLG_CALC: *************************** ");
|
||||
}
|
||||
|
||||
void print__data_rq_sizing_params_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_data_rq_sizing_params_st rq_sizing)
|
||||
{
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
DTRACE("RQ_DLG_CALC: DISPLAY_DATA_RQ_SIZING_PARAM_ST");
|
||||
DTRACE("RQ_DLG_CALC: chunk_bytes = %0d", rq_sizing.chunk_bytes);
|
||||
DTRACE("RQ_DLG_CALC: min_chunk_bytes = %0d", rq_sizing.min_chunk_bytes);
|
||||
DTRACE("RQ_DLG_CALC: meta_chunk_bytes = %0d", rq_sizing.meta_chunk_bytes);
|
||||
DTRACE("RQ_DLG_CALC: min_meta_chunk_bytes = %0d", rq_sizing.min_meta_chunk_bytes);
|
||||
DTRACE("RQ_DLG_CALC: mpte_group_bytes = %0d", rq_sizing.mpte_group_bytes);
|
||||
DTRACE("RQ_DLG_CALC: dpte_group_bytes = %0d", rq_sizing.dpte_group_bytes);
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
}
|
||||
|
||||
void print__data_rq_dlg_params_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_data_rq_dlg_params_st rq_dlg_param)
|
||||
{
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
DTRACE("RQ_DLG_CALC: DISPLAY_DATA_RQ_DLG_PARAM_ST");
|
||||
DTRACE("RQ_DLG_CALC: swath_width_ub = %0d", rq_dlg_param.swath_width_ub);
|
||||
DTRACE("RQ_DLG_CALC: swath_height = %0d", rq_dlg_param.swath_height);
|
||||
DTRACE("RQ_DLG_CALC: req_per_swath_ub = %0d", rq_dlg_param.req_per_swath_ub);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: meta_pte_bytes_per_frame_ub = %0d",
|
||||
rq_dlg_param.meta_pte_bytes_per_frame_ub);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: dpte_req_per_row_ub = %0d",
|
||||
rq_dlg_param.dpte_req_per_row_ub);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: dpte_groups_per_row_ub = %0d",
|
||||
rq_dlg_param.dpte_groups_per_row_ub);
|
||||
DTRACE("RQ_DLG_CALC: dpte_row_height = %0d", rq_dlg_param.dpte_row_height);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: dpte_bytes_per_row_ub = %0d",
|
||||
rq_dlg_param.dpte_bytes_per_row_ub);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: meta_chunks_per_row_ub = %0d",
|
||||
rq_dlg_param.meta_chunks_per_row_ub);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: meta_req_per_row_ub = %0d",
|
||||
rq_dlg_param.meta_req_per_row_ub);
|
||||
DTRACE("RQ_DLG_CALC: meta_row_height = %0d", rq_dlg_param.meta_row_height);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: meta_bytes_per_row_ub = %0d",
|
||||
rq_dlg_param.meta_bytes_per_row_ub);
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
}
|
||||
|
||||
void print__data_rq_misc_params_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_data_rq_misc_params_st rq_misc_param)
|
||||
{
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
DTRACE("RQ_DLG_CALC: DISPLAY_DATA_RQ_MISC_PARAM_ST");
|
||||
DTRACE("RQ_DLG_CALC: full_swath_bytes = %0d", rq_misc_param.full_swath_bytes);
|
||||
DTRACE("RQ_DLG_CALC: stored_swath_bytes = %0d", rq_misc_param.stored_swath_bytes);
|
||||
DTRACE("RQ_DLG_CALC: blk256_width = %0d", rq_misc_param.blk256_width);
|
||||
DTRACE("RQ_DLG_CALC: blk256_height = %0d", rq_misc_param.blk256_height);
|
||||
DTRACE("RQ_DLG_CALC: req_width = %0d", rq_misc_param.req_width);
|
||||
DTRACE("RQ_DLG_CALC: req_height = %0d", rq_misc_param.req_height);
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
}
|
||||
|
||||
void print__rq_dlg_params_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_rq_dlg_params_st rq_dlg_param)
|
||||
{
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
DTRACE("RQ_DLG_CALC: DISPLAY_RQ_DLG_PARAM_ST");
|
||||
DTRACE("RQ_DLG_CALC: <LUMA> ");
|
||||
print__data_rq_dlg_params_st(mode_lib, rq_dlg_param.rq_l);
|
||||
DTRACE("RQ_DLG_CALC: <CHROMA> ");
|
||||
print__data_rq_dlg_params_st(mode_lib, rq_dlg_param.rq_c);
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
}
|
||||
|
||||
void print__dlg_sys_params_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_dlg_sys_params_st dlg_sys_param)
|
||||
{
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
DTRACE("RQ_DLG_CALC: DISPLAY_RQ_DLG_PARAM_ST");
|
||||
DTRACE("RQ_DLG_CALC: t_mclk_wm_us = %3.2f", dlg_sys_param.t_mclk_wm_us);
|
||||
DTRACE("RQ_DLG_CALC: t_urg_wm_us = %3.2f", dlg_sys_param.t_urg_wm_us);
|
||||
DTRACE("RQ_DLG_CALC: t_sr_wm_us = %3.2f", dlg_sys_param.t_sr_wm_us);
|
||||
DTRACE("RQ_DLG_CALC: t_extra_us = %3.2f", dlg_sys_param.t_extra_us);
|
||||
DTRACE("RQ_DLG_CALC: t_srx_delay_us = %3.2f", dlg_sys_param.t_srx_delay_us);
|
||||
DTRACE("RQ_DLG_CALC: deepsleep_dcfclk_mhz = %3.2f", dlg_sys_param.deepsleep_dcfclk_mhz);
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
}
|
||||
|
||||
void print__data_rq_regs_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_data_rq_regs_st rq_regs)
|
||||
{
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
DTRACE("RQ_DLG_CALC: DISPLAY_DATA_RQ_REGS_ST");
|
||||
DTRACE("RQ_DLG_CALC: chunk_size = 0x%0x", rq_regs.chunk_size);
|
||||
DTRACE("RQ_DLG_CALC: min_chunk_size = 0x%0x", rq_regs.min_chunk_size);
|
||||
DTRACE("RQ_DLG_CALC: meta_chunk_size = 0x%0x", rq_regs.meta_chunk_size);
|
||||
DTRACE("RQ_DLG_CALC: min_meta_chunk_size = 0x%0x", rq_regs.min_meta_chunk_size);
|
||||
DTRACE("RQ_DLG_CALC: dpte_group_size = 0x%0x", rq_regs.dpte_group_size);
|
||||
DTRACE("RQ_DLG_CALC: mpte_group_size = 0x%0x", rq_regs.mpte_group_size);
|
||||
DTRACE("RQ_DLG_CALC: swath_height = 0x%0x", rq_regs.swath_height);
|
||||
DTRACE("RQ_DLG_CALC: pte_row_height_linear = 0x%0x", rq_regs.pte_row_height_linear);
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
}
|
||||
|
||||
void print__rq_regs_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_rq_regs_st rq_regs)
|
||||
{
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
DTRACE("RQ_DLG_CALC: DISPLAY_RQ_REGS_ST");
|
||||
DTRACE("RQ_DLG_CALC: <LUMA> ");
|
||||
print__data_rq_regs_st(mode_lib, rq_regs.rq_regs_l);
|
||||
DTRACE("RQ_DLG_CALC: <CHROMA> ");
|
||||
print__data_rq_regs_st(mode_lib, rq_regs.rq_regs_c);
|
||||
DTRACE("RQ_DLG_CALC: drq_expansion_mode = 0x%0x", rq_regs.drq_expansion_mode);
|
||||
DTRACE("RQ_DLG_CALC: prq_expansion_mode = 0x%0x", rq_regs.prq_expansion_mode);
|
||||
DTRACE("RQ_DLG_CALC: mrq_expansion_mode = 0x%0x", rq_regs.mrq_expansion_mode);
|
||||
DTRACE("RQ_DLG_CALC: crq_expansion_mode = 0x%0x", rq_regs.crq_expansion_mode);
|
||||
DTRACE("RQ_DLG_CALC: plane1_base_address = 0x%0x", rq_regs.plane1_base_address);
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
}
|
||||
|
||||
void print__dlg_regs_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_dlg_regs_st dlg_regs)
|
||||
{
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
DTRACE("RQ_DLG_CALC: DISPLAY_DLG_REGS_ST ");
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_h_blank_end = 0x%0x",
|
||||
dlg_regs.refcyc_h_blank_end);
|
||||
DTRACE("RQ_DLG_CALC: dlg_vblank_end = 0x%0x", dlg_regs.dlg_vblank_end);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: min_dst_y_next_start = 0x%0x",
|
||||
dlg_regs.min_dst_y_next_start);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_htotal = 0x%0x",
|
||||
dlg_regs.refcyc_per_htotal);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_x_after_scaler = 0x%0x",
|
||||
dlg_regs.refcyc_x_after_scaler);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: dst_y_after_scaler = 0x%0x",
|
||||
dlg_regs.dst_y_after_scaler);
|
||||
DTRACE("RQ_DLG_CALC: dst_y_prefetch = 0x%0x", dlg_regs.dst_y_prefetch);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: dst_y_per_vm_vblank = 0x%0x",
|
||||
dlg_regs.dst_y_per_vm_vblank);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: dst_y_per_row_vblank = 0x%0x",
|
||||
dlg_regs.dst_y_per_row_vblank);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: ref_freq_to_pix_freq = 0x%0x",
|
||||
dlg_regs.ref_freq_to_pix_freq);
|
||||
DTRACE("RQ_DLG_CALC: vratio_prefetch = 0x%0x", dlg_regs.vratio_prefetch);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: vratio_prefetch_c = 0x%0x",
|
||||
dlg_regs.vratio_prefetch_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_pte_group_vblank_l = 0x%0x",
|
||||
dlg_regs.refcyc_per_pte_group_vblank_l);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_pte_group_vblank_c = 0x%0x",
|
||||
dlg_regs.refcyc_per_pte_group_vblank_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_meta_chunk_vblank_l = 0x%0x",
|
||||
dlg_regs.refcyc_per_meta_chunk_vblank_l);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_meta_chunk_vblank_c = 0x%0x",
|
||||
dlg_regs.refcyc_per_meta_chunk_vblank_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: dst_y_per_pte_row_nom_l = 0x%0x",
|
||||
dlg_regs.dst_y_per_pte_row_nom_l);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: dst_y_per_pte_row_nom_c = 0x%0x",
|
||||
dlg_regs.dst_y_per_pte_row_nom_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_pte_group_nom_l = 0x%0x",
|
||||
dlg_regs.refcyc_per_pte_group_nom_l);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_pte_group_nom_c = 0x%0x",
|
||||
dlg_regs.refcyc_per_pte_group_nom_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: dst_y_per_meta_row_nom_l = 0x%0x",
|
||||
dlg_regs.dst_y_per_meta_row_nom_l);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: dst_y_per_meta_row_nom_c = 0x%0x",
|
||||
dlg_regs.dst_y_per_meta_row_nom_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_meta_chunk_nom_l = 0x%0x",
|
||||
dlg_regs.refcyc_per_meta_chunk_nom_l);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_meta_chunk_nom_c = 0x%0x",
|
||||
dlg_regs.refcyc_per_meta_chunk_nom_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_line_delivery_pre_l = 0x%0x",
|
||||
dlg_regs.refcyc_per_line_delivery_pre_l);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_line_delivery_pre_c = 0x%0x",
|
||||
dlg_regs.refcyc_per_line_delivery_pre_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_line_delivery_l = 0x%0x",
|
||||
dlg_regs.refcyc_per_line_delivery_l);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_line_delivery_c = 0x%0x",
|
||||
dlg_regs.refcyc_per_line_delivery_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: chunk_hdl_adjust_cur0 = 0x%0x",
|
||||
dlg_regs.chunk_hdl_adjust_cur0);
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
}
|
||||
|
||||
void print__ttu_regs_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_ttu_regs_st ttu_regs)
|
||||
{
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
DTRACE("RQ_DLG_CALC: DISPLAY_TTU_REGS_ST ");
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: qos_level_low_wm = 0x%0x",
|
||||
ttu_regs.qos_level_low_wm);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: qos_level_high_wm = 0x%0x",
|
||||
ttu_regs.qos_level_high_wm);
|
||||
DTRACE("RQ_DLG_CALC: min_ttu_vblank = 0x%0x", ttu_regs.min_ttu_vblank);
|
||||
DTRACE("RQ_DLG_CALC: qos_level_flip = 0x%0x", ttu_regs.qos_level_flip);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_req_delivery_pre_l = 0x%0x",
|
||||
ttu_regs.refcyc_per_req_delivery_pre_l);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_req_delivery_l = 0x%0x",
|
||||
ttu_regs.refcyc_per_req_delivery_l);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_req_delivery_pre_c = 0x%0x",
|
||||
ttu_regs.refcyc_per_req_delivery_pre_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_req_delivery_c = 0x%0x",
|
||||
ttu_regs.refcyc_per_req_delivery_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_req_delivery_cur0 = 0x%0x",
|
||||
ttu_regs.refcyc_per_req_delivery_cur0);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: refcyc_per_req_delivery_pre_cur0 = 0x%0x",
|
||||
ttu_regs.refcyc_per_req_delivery_pre_cur0);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: qos_level_fixed_l = 0x%0x",
|
||||
ttu_regs.qos_level_fixed_l);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: qos_ramp_disable_l = 0x%0x",
|
||||
ttu_regs.qos_ramp_disable_l);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: qos_level_fixed_c = 0x%0x",
|
||||
ttu_regs.qos_level_fixed_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: qos_ramp_disable_c = 0x%0x",
|
||||
ttu_regs.qos_ramp_disable_c);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: qos_level_fixed_cur0 = 0x%0x",
|
||||
ttu_regs.qos_level_fixed_cur0);
|
||||
DTRACE(
|
||||
"RQ_DLG_CALC: qos_ramp_disable_cur0 = 0x%0x",
|
||||
ttu_regs.qos_ramp_disable_cur0);
|
||||
DTRACE("RQ_DLG_CALC: ===================================== ");
|
||||
}
|
66
drivers/gpu/drm/amd/display/dc/dml/display_rq_dlg_helpers.h
Normal file
66
drivers/gpu/drm/amd/display/dc/dml/display_rq_dlg_helpers.h
Normal file
@ -0,0 +1,66 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#ifndef __DISPLAY_RQ_DLG_HELPERS_H__
|
||||
#define __DISPLAY_RQ_DLG_HELPERS_H__
|
||||
|
||||
#include "dml_common_defs.h"
|
||||
#include "display_mode_lib.h"
|
||||
|
||||
/* Function: Printer functions
|
||||
* Print various struct
|
||||
*/
|
||||
void print__rq_params_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_rq_params_st rq_param);
|
||||
void print__data_rq_sizing_params_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_data_rq_sizing_params_st rq_sizing);
|
||||
void print__data_rq_dlg_params_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_data_rq_dlg_params_st rq_dlg_param);
|
||||
void print__data_rq_misc_params_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_data_rq_misc_params_st rq_misc_param);
|
||||
void print__rq_dlg_params_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_rq_dlg_params_st rq_dlg_param);
|
||||
void print__dlg_sys_params_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_dlg_sys_params_st dlg_sys_param);
|
||||
|
||||
void print__data_rq_regs_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_data_rq_regs_st data_rq_regs);
|
||||
void print__rq_regs_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_rq_regs_st rq_regs);
|
||||
void print__dlg_regs_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_dlg_regs_st dlg_regs);
|
||||
void print__ttu_regs_st(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_ttu_regs_st ttu_regs);
|
||||
|
||||
#endif
|
1281
drivers/gpu/drm/amd/display/dc/dml/display_watermark.c
Normal file
1281
drivers/gpu/drm/amd/display/dc/dml/display_watermark.c
Normal file
File diff suppressed because it is too large
Load Diff
98
drivers/gpu/drm/amd/display/dc/dml/display_watermark.h
Normal file
98
drivers/gpu/drm/amd/display/dc/dml/display_watermark.h
Normal file
@ -0,0 +1,98 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#ifndef __DISPLAY_WATERMARK_H__
|
||||
#define __DISPLAY_WATERMARK_H__
|
||||
|
||||
#include "dml_common_defs.h"
|
||||
|
||||
struct display_mode_lib;
|
||||
|
||||
double dml_wm_urgent_extra(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_wm_calc_pipe_params_st *pipes,
|
||||
unsigned int num_pipes);
|
||||
double dml_wm_urgent_extra_max(struct display_mode_lib *mode_lib);
|
||||
|
||||
double dml_wm_urgent_e2e(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *pipes,
|
||||
unsigned int num_pipes);
|
||||
double dml_wm_urgent(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_wm_calc_pipe_params_st *planes,
|
||||
unsigned int num_planes);
|
||||
double dml_wm_pte_meta_urgent(struct display_mode_lib *mode_lib, double urgent_wm_us);
|
||||
double dml_wm_dcfclk_deepsleep_mhz_e2e(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *pipes,
|
||||
unsigned int num_pipes);
|
||||
double dml_wm_dcfclk_deepsleep_mhz(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_wm_calc_pipe_params_st *planes,
|
||||
unsigned int num_planes);
|
||||
|
||||
struct _vcs_dpi_cstate_pstate_watermarks_st dml_wm_cstate_pstate_e2e(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *pipes,
|
||||
unsigned int num_pipes);
|
||||
struct _vcs_dpi_cstate_pstate_watermarks_st dml_wm_cstate_pstate(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_wm_calc_pipe_params_st *pipes,
|
||||
unsigned int num_pipes);
|
||||
|
||||
double dml_wm_writeback_pstate_e2e(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *pipes,
|
||||
unsigned int num_pipes);
|
||||
double dml_wm_writeback_pstate(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_wm_calc_pipe_params_st *pipes,
|
||||
unsigned int num_pipes);
|
||||
|
||||
double dml_wm_expected_stutter_eff_e2e(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e,
|
||||
unsigned int num_pipes);
|
||||
double dml_wm_expected_stutter_eff_e2e_with_vblank(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e,
|
||||
unsigned int num_pipes);
|
||||
|
||||
unsigned int dml_wm_e2e_to_wm(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_display_e2e_pipe_params_st *e2e,
|
||||
unsigned int num_pipes,
|
||||
struct _vcs_dpi_wm_calc_pipe_params_st *wm);
|
||||
|
||||
double dml_wm_calc_total_data_read_bw(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_wm_calc_pipe_params_st *planes,
|
||||
unsigned int num_planes);
|
||||
double dml_wm_calc_return_bw(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_wm_calc_pipe_params_st *planes,
|
||||
unsigned int num_planes);
|
||||
|
||||
#endif
|
148
drivers/gpu/drm/amd/display/dc/dml/dml_common_defs.c
Normal file
148
drivers/gpu/drm/amd/display/dc/dml/dml_common_defs.c
Normal file
@ -0,0 +1,148 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
|
||||
#include "dml_common_defs.h"
|
||||
#include "../calcs/dcn_calc_math.h"
|
||||
|
||||
double dml_min(double a, double b)
|
||||
{
|
||||
return (double) dcn_bw_min2(a, b);
|
||||
}
|
||||
|
||||
double dml_max(double a, double b)
|
||||
{
|
||||
return (double) dcn_bw_max2(a, b);
|
||||
}
|
||||
|
||||
double dml_ceil(double a)
|
||||
{
|
||||
return (double) dcn_bw_ceil2(a, 1);
|
||||
}
|
||||
|
||||
double dml_floor(double a)
|
||||
{
|
||||
return (double) dcn_bw_floor2(a, 1);
|
||||
}
|
||||
|
||||
double dml_round(double a)
|
||||
{
|
||||
double round_pt = 0.5;
|
||||
double ceil = dml_ceil(a);
|
||||
double floor = dml_floor(a);
|
||||
|
||||
if (a - floor >= round_pt)
|
||||
return ceil;
|
||||
else
|
||||
return floor;
|
||||
}
|
||||
|
||||
int dml_log2(double x)
|
||||
{
|
||||
return dml_round((double)dcn_bw_log(x, 2));
|
||||
}
|
||||
|
||||
double dml_pow(double a, int exp)
|
||||
{
|
||||
return (double) dcn_bw_pow(a, exp);
|
||||
}
|
||||
|
||||
unsigned int dml_round_to_multiple(
|
||||
unsigned int num,
|
||||
unsigned int multiple,
|
||||
bool up)
|
||||
{
|
||||
unsigned int remainder;
|
||||
|
||||
if (multiple == 0)
|
||||
return num;
|
||||
|
||||
remainder = num % multiple;
|
||||
|
||||
if (remainder == 0)
|
||||
return num;
|
||||
|
||||
if (up)
|
||||
return (num + multiple - remainder);
|
||||
else
|
||||
return (num - remainder);
|
||||
}
|
||||
|
||||
double dml_fmod(double f, int val)
|
||||
{
|
||||
return (double) dcn_bw_mod(f, val);
|
||||
}
|
||||
|
||||
double dml_ceil_2(double f)
|
||||
{
|
||||
return (double) dcn_bw_ceil2(f, 2);
|
||||
}
|
||||
|
||||
bool dml_util_is_420(enum source_format_class sorce_format)
|
||||
{
|
||||
bool val = false;
|
||||
|
||||
switch (sorce_format) {
|
||||
case dm_444_16:
|
||||
val = false;
|
||||
break;
|
||||
case dm_444_32:
|
||||
val = false;
|
||||
break;
|
||||
case dm_444_64:
|
||||
val = false;
|
||||
break;
|
||||
case dm_420_8:
|
||||
val = true;
|
||||
break;
|
||||
case dm_420_10:
|
||||
val = true;
|
||||
break;
|
||||
case dm_422_8:
|
||||
val = false;
|
||||
break;
|
||||
case dm_422_10:
|
||||
val = false;
|
||||
break;
|
||||
default:
|
||||
BREAK_TO_DEBUGGER();
|
||||
}
|
||||
|
||||
return val;
|
||||
}
|
||||
|
||||
double dml_ceil_ex(double x, double granularity)
|
||||
{
|
||||
return (double) dcn_bw_ceil2(x, granularity);
|
||||
}
|
||||
|
||||
double dml_floor_ex(double x, double granularity)
|
||||
{
|
||||
return (double) dcn_bw_floor2(x, granularity);
|
||||
}
|
||||
|
||||
double dml_log(double x, double base)
|
||||
{
|
||||
return (double) dcn_bw_log(x, base);
|
||||
}
|
51
drivers/gpu/drm/amd/display/dc/dml/dml_common_defs.h
Normal file
51
drivers/gpu/drm/amd/display/dc/dml/dml_common_defs.h
Normal file
@ -0,0 +1,51 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#ifndef __DC_COMMON_DEFS_H__
|
||||
#define __DC_COMMON_DEFS_H__
|
||||
|
||||
#include "dm_services.h"
|
||||
#include "dc_features.h"
|
||||
#include "display_mode_structs.h"
|
||||
#include "display_mode_enums.h"
|
||||
|
||||
#define DTRACE(str, ...) dm_logger_write(mode_lib->logger, LOG_DML, str, ##__VA_ARGS__);
|
||||
|
||||
double dml_min(double a, double b);
|
||||
double dml_max(double a, double b);
|
||||
bool dml_util_is_420(enum source_format_class sorce_format);
|
||||
double dml_ceil_ex(double x, double granularity);
|
||||
double dml_floor_ex(double x, double granularity);
|
||||
double dml_log(double x, double base);
|
||||
double dml_ceil(double a);
|
||||
double dml_floor(double a);
|
||||
double dml_round(double a);
|
||||
int dml_log2(double x);
|
||||
double dml_pow(double a, int exp);
|
||||
unsigned int dml_round_to_multiple(
|
||||
unsigned int num, unsigned int multiple, bool up);
|
||||
double dml_fmod(double f, int val);
|
||||
double dml_ceil_2(double f);
|
||||
|
||||
#endif /* __DC_COMMON_DEFS_H__ */
|
73
drivers/gpu/drm/amd/display/dc/dml/soc_bounding_box.c
Normal file
73
drivers/gpu/drm/amd/display/dc/dml/soc_bounding_box.c
Normal file
@ -0,0 +1,73 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#include "soc_bounding_box.h"
|
||||
#include "display_mode_lib.h"
|
||||
|
||||
void dml_socbb_set_latencies(
|
||||
struct display_mode_lib *mode_lib,
|
||||
struct _vcs_dpi_soc_bounding_box_st *from_box)
|
||||
{
|
||||
struct _vcs_dpi_soc_bounding_box_st *to_box = &mode_lib->soc;
|
||||
|
||||
to_box->dram_clock_change_latency_us = from_box->dram_clock_change_latency_us;
|
||||
to_box->sr_exit_time_us = from_box->sr_exit_time_us;
|
||||
to_box->sr_enter_plus_exit_time_us = from_box->sr_enter_plus_exit_time_us;
|
||||
to_box->urgent_latency_us = from_box->urgent_latency_us;
|
||||
to_box->writeback_latency_us = from_box->writeback_latency_us;
|
||||
DTRACE("box.dram_clock_change_latency_us: %f", from_box->dram_clock_change_latency_us);
|
||||
DTRACE("box.sr_exit_time_us: %f", from_box->sr_exit_time_us);
|
||||
DTRACE("box.sr_enter_plus_exit_time_us: %f", from_box->sr_enter_plus_exit_time_us);
|
||||
DTRACE("box.urgent_latency_us: %f", from_box->urgent_latency_us);
|
||||
DTRACE("box.writeback_latency_us: %f", from_box->writeback_latency_us);
|
||||
|
||||
}
|
||||
|
||||
struct _vcs_dpi_voltage_scaling_st dml_socbb_voltage_scaling(
|
||||
struct _vcs_dpi_soc_bounding_box_st *box,
|
||||
enum voltage_state voltage)
|
||||
{
|
||||
switch (voltage) {
|
||||
case dm_vmin:
|
||||
return box->vmin;
|
||||
case dm_vnom:
|
||||
return box->vnom;
|
||||
case dm_vmax:
|
||||
default:
|
||||
return box->vmax;
|
||||
}
|
||||
}
|
||||
|
||||
double dml_socbb_return_bw_mhz(struct _vcs_dpi_soc_bounding_box_st *box, enum voltage_state voltage)
|
||||
{
|
||||
double return_bw;
|
||||
|
||||
struct _vcs_dpi_voltage_scaling_st state = dml_socbb_voltage_scaling(box, voltage);
|
||||
|
||||
return_bw = dml_min(
|
||||
((double) box->return_bus_width_bytes) * state.dcfclk_mhz,
|
||||
state.dram_bw_per_chan_gbps * 1000.0 * (double) box->num_chans
|
||||
* box->ideal_dram_bw_after_urgent_percent / 100.0);
|
||||
return return_bw;
|
||||
}
|
36
drivers/gpu/drm/amd/display/dc/dml/soc_bounding_box.h
Normal file
36
drivers/gpu/drm/amd/display/dc/dml/soc_bounding_box.h
Normal file
@ -0,0 +1,36 @@
|
||||
/*
|
||||
* Copyright 2017 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* Authors: AMD
|
||||
*
|
||||
*/
|
||||
#ifndef __SOC_BOUNDING_BOX_H__
|
||||
#define __SOC_BOUNDING_BOX_H__
|
||||
|
||||
#include "dml_common_defs.h"
|
||||
|
||||
struct display_mode_lib;
|
||||
|
||||
void dml_socbb_set_latencies(struct display_mode_lib *mode_lib, struct _vcs_dpi_soc_bounding_box_st *from_box);
|
||||
struct _vcs_dpi_voltage_scaling_st dml_socbb_voltage_scaling(struct _vcs_dpi_soc_bounding_box_st *box, enum voltage_state voltage);
|
||||
double dml_socbb_return_bw_mhz(struct _vcs_dpi_soc_bounding_box_st *box, enum voltage_state voltage);
|
||||
|
||||
#endif
|
Loading…
x
Reference in New Issue
Block a user