crypto: octeontx2 - add virtual function driver support
Add support for the Marvell OcteonTX2 CPT virtual function driver. This patch includes probe, PCI specific initialization and interrupt handling. Signed-off-by: Suheil Chandran <schandran@marvell.com> Signed-off-by: Lukasz Bartosik <lbartosik@marvell.com> Signed-off-by: Srujana Challa <schalla@marvell.com> Signed-off-by: Herbert Xu <herbert@gondor.apana.org.au>
This commit is contained in:
parent
78506c2a1e
commit
19d8e8c7be
@ -1,7 +1,9 @@
|
||||
# SPDX-License-Identifier: GPL-2.0-only
|
||||
obj-$(CONFIG_CRYPTO_DEV_OCTEONTX2_CPT) += octeontx2-cpt.o
|
||||
obj-$(CONFIG_CRYPTO_DEV_OCTEONTX2_CPT) += octeontx2-cpt.o octeontx2-cptvf.o
|
||||
|
||||
octeontx2-cpt-objs := otx2_cptpf_main.o otx2_cptpf_mbox.o \
|
||||
otx2_cpt_mbox_common.o otx2_cptpf_ucode.o otx2_cptlf.o
|
||||
octeontx2-cptvf-objs := otx2_cptvf_main.o otx2_cptvf_mbox.o otx2_cptlf.o \
|
||||
otx2_cpt_mbox_common.o
|
||||
|
||||
ccflags-y += -I$(srctree)/drivers/net/ethernet/marvell/octeontx2/af
|
||||
|
@ -115,5 +115,6 @@ int otx2_cpt_write_af_reg(struct otx2_mbox *mbox, struct pci_dev *pdev,
|
||||
struct otx2_cptlfs_info;
|
||||
int otx2_cpt_attach_rscrs_msg(struct otx2_cptlfs_info *lfs);
|
||||
int otx2_cpt_detach_rsrcs_msg(struct otx2_cptlfs_info *lfs);
|
||||
int otx2_cpt_msix_offset_msg(struct otx2_cptlfs_info *lfs);
|
||||
|
||||
#endif /* __OTX2_CPT_COMMON_H */
|
||||
|
@ -168,3 +168,35 @@ int otx2_cpt_detach_rsrcs_msg(struct otx2_cptlfs_info *lfs)
|
||||
|
||||
return ret;
|
||||
}
|
||||
|
||||
int otx2_cpt_msix_offset_msg(struct otx2_cptlfs_info *lfs)
|
||||
{
|
||||
struct otx2_mbox *mbox = lfs->mbox;
|
||||
struct pci_dev *pdev = lfs->pdev;
|
||||
struct mbox_msghdr *req;
|
||||
int ret, i;
|
||||
|
||||
req = otx2_mbox_alloc_msg_rsp(mbox, 0, sizeof(*req),
|
||||
sizeof(struct msix_offset_rsp));
|
||||
if (req == NULL) {
|
||||
dev_err(&pdev->dev, "RVU MBOX failed to get message.\n");
|
||||
return -EFAULT;
|
||||
}
|
||||
|
||||
req->id = MBOX_MSG_MSIX_OFFSET;
|
||||
req->sig = OTX2_MBOX_REQ_SIG;
|
||||
req->pcifunc = 0;
|
||||
ret = otx2_cpt_send_mbox_msg(mbox, pdev);
|
||||
if (ret)
|
||||
return ret;
|
||||
|
||||
for (i = 0; i < lfs->lfs_num; i++) {
|
||||
if (lfs->lf[i].msix_offset == MSIX_VECTOR_INVALID) {
|
||||
dev_err(&pdev->dev,
|
||||
"Invalid msix offset %d for LF %d\n",
|
||||
lfs->lf[i].msix_offset, i);
|
||||
return -EINVAL;
|
||||
}
|
||||
}
|
||||
return ret;
|
||||
}
|
||||
|
28
drivers/crypto/marvell/octeontx2/otx2_cptvf.h
Normal file
28
drivers/crypto/marvell/octeontx2/otx2_cptvf.h
Normal file
@ -0,0 +1,28 @@
|
||||
/* SPDX-License-Identifier: GPL-2.0-only
|
||||
* Copyright (C) 2020 Marvell.
|
||||
*/
|
||||
|
||||
#ifndef __OTX2_CPTVF_H
|
||||
#define __OTX2_CPTVF_H
|
||||
|
||||
#include "mbox.h"
|
||||
#include "otx2_cptlf.h"
|
||||
|
||||
struct otx2_cptvf_dev {
|
||||
void __iomem *reg_base; /* Register start address */
|
||||
void __iomem *pfvf_mbox_base; /* PF-VF mbox start address */
|
||||
struct pci_dev *pdev; /* PCI device handle */
|
||||
struct otx2_cptlfs_info lfs; /* CPT LFs attached to this VF */
|
||||
u8 vf_id; /* Virtual function index */
|
||||
|
||||
/* PF <=> VF mbox */
|
||||
struct otx2_mbox pfvf_mbox;
|
||||
struct work_struct pfvf_mbox_work;
|
||||
struct workqueue_struct *pfvf_mbox_wq;
|
||||
};
|
||||
|
||||
irqreturn_t otx2_cptvf_pfvf_mbox_intr(int irq, void *arg);
|
||||
void otx2_cptvf_pfvf_mbox_handler(struct work_struct *work);
|
||||
int otx2_cptvf_send_eng_grp_num_msg(struct otx2_cptvf_dev *cptvf, int eng_type);
|
||||
|
||||
#endif /* __OTX2_CPTVF_H */
|
196
drivers/crypto/marvell/octeontx2/otx2_cptvf_main.c
Normal file
196
drivers/crypto/marvell/octeontx2/otx2_cptvf_main.c
Normal file
@ -0,0 +1,196 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
/* Copyright (C) 2020 Marvell. */
|
||||
|
||||
#include "otx2_cpt_common.h"
|
||||
#include "otx2_cptvf.h"
|
||||
#include <rvu_reg.h>
|
||||
|
||||
#define OTX2_CPTVF_DRV_NAME "octeontx2-cptvf"
|
||||
|
||||
static void cptvf_enable_pfvf_mbox_intrs(struct otx2_cptvf_dev *cptvf)
|
||||
{
|
||||
/* Clear interrupt if any */
|
||||
otx2_cpt_write64(cptvf->reg_base, BLKADDR_RVUM, 0, OTX2_RVU_VF_INT,
|
||||
0x1ULL);
|
||||
|
||||
/* Enable PF-VF interrupt */
|
||||
otx2_cpt_write64(cptvf->reg_base, BLKADDR_RVUM, 0,
|
||||
OTX2_RVU_VF_INT_ENA_W1S, 0x1ULL);
|
||||
}
|
||||
|
||||
static void cptvf_disable_pfvf_mbox_intrs(struct otx2_cptvf_dev *cptvf)
|
||||
{
|
||||
/* Disable PF-VF interrupt */
|
||||
otx2_cpt_write64(cptvf->reg_base, BLKADDR_RVUM, 0,
|
||||
OTX2_RVU_VF_INT_ENA_W1C, 0x1ULL);
|
||||
|
||||
/* Clear interrupt if any */
|
||||
otx2_cpt_write64(cptvf->reg_base, BLKADDR_RVUM, 0, OTX2_RVU_VF_INT,
|
||||
0x1ULL);
|
||||
}
|
||||
|
||||
static int cptvf_register_interrupts(struct otx2_cptvf_dev *cptvf)
|
||||
{
|
||||
int ret, irq;
|
||||
u32 num_vec;
|
||||
|
||||
num_vec = pci_msix_vec_count(cptvf->pdev);
|
||||
if (num_vec <= 0)
|
||||
return -EINVAL;
|
||||
|
||||
/* Enable MSI-X */
|
||||
ret = pci_alloc_irq_vectors(cptvf->pdev, num_vec, num_vec,
|
||||
PCI_IRQ_MSIX);
|
||||
if (ret < 0) {
|
||||
dev_err(&cptvf->pdev->dev,
|
||||
"Request for %d msix vectors failed\n", num_vec);
|
||||
return ret;
|
||||
}
|
||||
irq = pci_irq_vector(cptvf->pdev, OTX2_CPT_VF_INT_VEC_E_MBOX);
|
||||
/* Register VF<=>PF mailbox interrupt handler */
|
||||
ret = devm_request_irq(&cptvf->pdev->dev, irq,
|
||||
otx2_cptvf_pfvf_mbox_intr, 0,
|
||||
"CPTPFVF Mbox", cptvf);
|
||||
if (ret)
|
||||
return ret;
|
||||
/* Enable PF-VF mailbox interrupts */
|
||||
cptvf_enable_pfvf_mbox_intrs(cptvf);
|
||||
|
||||
ret = otx2_cpt_send_ready_msg(&cptvf->pfvf_mbox, cptvf->pdev);
|
||||
if (ret) {
|
||||
dev_warn(&cptvf->pdev->dev,
|
||||
"PF not responding to mailbox, deferring probe\n");
|
||||
cptvf_disable_pfvf_mbox_intrs(cptvf);
|
||||
return -EPROBE_DEFER;
|
||||
}
|
||||
return 0;
|
||||
}
|
||||
|
||||
static int cptvf_pfvf_mbox_init(struct otx2_cptvf_dev *cptvf)
|
||||
{
|
||||
int ret;
|
||||
|
||||
cptvf->pfvf_mbox_wq = alloc_workqueue("cpt_pfvf_mailbox",
|
||||
WQ_UNBOUND | WQ_HIGHPRI |
|
||||
WQ_MEM_RECLAIM, 1);
|
||||
if (!cptvf->pfvf_mbox_wq)
|
||||
return -ENOMEM;
|
||||
|
||||
ret = otx2_mbox_init(&cptvf->pfvf_mbox, cptvf->pfvf_mbox_base,
|
||||
cptvf->pdev, cptvf->reg_base, MBOX_DIR_VFPF, 1);
|
||||
if (ret)
|
||||
goto free_wqe;
|
||||
|
||||
INIT_WORK(&cptvf->pfvf_mbox_work, otx2_cptvf_pfvf_mbox_handler);
|
||||
return 0;
|
||||
|
||||
free_wqe:
|
||||
destroy_workqueue(cptvf->pfvf_mbox_wq);
|
||||
return ret;
|
||||
}
|
||||
|
||||
static void cptvf_pfvf_mbox_destroy(struct otx2_cptvf_dev *cptvf)
|
||||
{
|
||||
destroy_workqueue(cptvf->pfvf_mbox_wq);
|
||||
otx2_mbox_destroy(&cptvf->pfvf_mbox);
|
||||
}
|
||||
|
||||
static int otx2_cptvf_probe(struct pci_dev *pdev,
|
||||
const struct pci_device_id *ent)
|
||||
{
|
||||
struct device *dev = &pdev->dev;
|
||||
resource_size_t offset, size;
|
||||
struct otx2_cptvf_dev *cptvf;
|
||||
int ret;
|
||||
|
||||
cptvf = devm_kzalloc(dev, sizeof(*cptvf), GFP_KERNEL);
|
||||
if (!cptvf)
|
||||
return -ENOMEM;
|
||||
|
||||
ret = pcim_enable_device(pdev);
|
||||
if (ret) {
|
||||
dev_err(dev, "Failed to enable PCI device\n");
|
||||
goto clear_drvdata;
|
||||
}
|
||||
|
||||
ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(48));
|
||||
if (ret) {
|
||||
dev_err(dev, "Unable to get usable DMA configuration\n");
|
||||
goto clear_drvdata;
|
||||
}
|
||||
/* Map VF's configuration registers */
|
||||
ret = pcim_iomap_regions_request_all(pdev, 1 << PCI_PF_REG_BAR_NUM,
|
||||
OTX2_CPTVF_DRV_NAME);
|
||||
if (ret) {
|
||||
dev_err(dev, "Couldn't get PCI resources 0x%x\n", ret);
|
||||
goto clear_drvdata;
|
||||
}
|
||||
pci_set_master(pdev);
|
||||
pci_set_drvdata(pdev, cptvf);
|
||||
cptvf->pdev = pdev;
|
||||
|
||||
cptvf->reg_base = pcim_iomap_table(pdev)[PCI_PF_REG_BAR_NUM];
|
||||
|
||||
offset = pci_resource_start(pdev, PCI_MBOX_BAR_NUM);
|
||||
size = pci_resource_len(pdev, PCI_MBOX_BAR_NUM);
|
||||
/* Map PF-VF mailbox memory */
|
||||
cptvf->pfvf_mbox_base = devm_ioremap_wc(dev, offset, size);
|
||||
if (!cptvf->pfvf_mbox_base) {
|
||||
dev_err(&pdev->dev, "Unable to map BAR4\n");
|
||||
ret = -ENODEV;
|
||||
goto clear_drvdata;
|
||||
}
|
||||
/* Initialize PF<=>VF mailbox */
|
||||
ret = cptvf_pfvf_mbox_init(cptvf);
|
||||
if (ret)
|
||||
goto clear_drvdata;
|
||||
|
||||
/* Register interrupts */
|
||||
ret = cptvf_register_interrupts(cptvf);
|
||||
if (ret)
|
||||
goto destroy_pfvf_mbox;
|
||||
|
||||
return 0;
|
||||
|
||||
destroy_pfvf_mbox:
|
||||
cptvf_pfvf_mbox_destroy(cptvf);
|
||||
clear_drvdata:
|
||||
pci_set_drvdata(pdev, NULL);
|
||||
|
||||
return ret;
|
||||
}
|
||||
|
||||
static void otx2_cptvf_remove(struct pci_dev *pdev)
|
||||
{
|
||||
struct otx2_cptvf_dev *cptvf = pci_get_drvdata(pdev);
|
||||
|
||||
if (!cptvf) {
|
||||
dev_err(&pdev->dev, "Invalid CPT VF device.\n");
|
||||
return;
|
||||
}
|
||||
/* Disable PF-VF mailbox interrupt */
|
||||
cptvf_disable_pfvf_mbox_intrs(cptvf);
|
||||
/* Destroy PF-VF mbox */
|
||||
cptvf_pfvf_mbox_destroy(cptvf);
|
||||
pci_set_drvdata(pdev, NULL);
|
||||
}
|
||||
|
||||
/* Supported devices */
|
||||
static const struct pci_device_id otx2_cptvf_id_table[] = {
|
||||
{PCI_VDEVICE(CAVIUM, OTX2_CPT_PCI_VF_DEVICE_ID), 0},
|
||||
{ 0, } /* end of table */
|
||||
};
|
||||
|
||||
static struct pci_driver otx2_cptvf_pci_driver = {
|
||||
.name = OTX2_CPTVF_DRV_NAME,
|
||||
.id_table = otx2_cptvf_id_table,
|
||||
.probe = otx2_cptvf_probe,
|
||||
.remove = otx2_cptvf_remove,
|
||||
};
|
||||
|
||||
module_pci_driver(otx2_cptvf_pci_driver);
|
||||
|
||||
MODULE_AUTHOR("Marvell");
|
||||
MODULE_DESCRIPTION("Marvell OcteonTX2 CPT Virtual Function Driver");
|
||||
MODULE_LICENSE("GPL v2");
|
||||
MODULE_DEVICE_TABLE(pci, otx2_cptvf_id_table);
|
113
drivers/crypto/marvell/octeontx2/otx2_cptvf_mbox.c
Normal file
113
drivers/crypto/marvell/octeontx2/otx2_cptvf_mbox.c
Normal file
@ -0,0 +1,113 @@
|
||||
// SPDX-License-Identifier: GPL-2.0-only
|
||||
/* Copyright (C) 2020 Marvell. */
|
||||
|
||||
#include "otx2_cpt_common.h"
|
||||
#include "otx2_cptvf.h"
|
||||
#include <rvu_reg.h>
|
||||
|
||||
irqreturn_t otx2_cptvf_pfvf_mbox_intr(int __always_unused irq, void *arg)
|
||||
{
|
||||
struct otx2_cptvf_dev *cptvf = arg;
|
||||
u64 intr;
|
||||
|
||||
/* Read the interrupt bits */
|
||||
intr = otx2_cpt_read64(cptvf->reg_base, BLKADDR_RVUM, 0,
|
||||
OTX2_RVU_VF_INT);
|
||||
|
||||
if (intr & 0x1ULL) {
|
||||
/* Schedule work queue function to process the MBOX request */
|
||||
queue_work(cptvf->pfvf_mbox_wq, &cptvf->pfvf_mbox_work);
|
||||
/* Clear and ack the interrupt */
|
||||
otx2_cpt_write64(cptvf->reg_base, BLKADDR_RVUM, 0,
|
||||
OTX2_RVU_VF_INT, 0x1ULL);
|
||||
}
|
||||
return IRQ_HANDLED;
|
||||
}
|
||||
|
||||
static void process_pfvf_mbox_mbox_msg(struct otx2_cptvf_dev *cptvf,
|
||||
struct mbox_msghdr *msg)
|
||||
{
|
||||
struct otx2_cptlfs_info *lfs = &cptvf->lfs;
|
||||
struct cpt_rd_wr_reg_msg *rsp_reg;
|
||||
struct msix_offset_rsp *rsp_msix;
|
||||
int i;
|
||||
|
||||
if (msg->id >= MBOX_MSG_MAX) {
|
||||
dev_err(&cptvf->pdev->dev,
|
||||
"MBOX msg with unknown ID %d\n", msg->id);
|
||||
return;
|
||||
}
|
||||
if (msg->sig != OTX2_MBOX_RSP_SIG) {
|
||||
dev_err(&cptvf->pdev->dev,
|
||||
"MBOX msg with wrong signature %x, ID %d\n",
|
||||
msg->sig, msg->id);
|
||||
return;
|
||||
}
|
||||
switch (msg->id) {
|
||||
case MBOX_MSG_READY:
|
||||
cptvf->vf_id = ((msg->pcifunc >> RVU_PFVF_FUNC_SHIFT)
|
||||
& RVU_PFVF_FUNC_MASK) - 1;
|
||||
break;
|
||||
case MBOX_MSG_ATTACH_RESOURCES:
|
||||
/* Check if resources were successfully attached */
|
||||
if (!msg->rc)
|
||||
lfs->are_lfs_attached = 1;
|
||||
break;
|
||||
case MBOX_MSG_DETACH_RESOURCES:
|
||||
/* Check if resources were successfully detached */
|
||||
if (!msg->rc)
|
||||
lfs->are_lfs_attached = 0;
|
||||
break;
|
||||
case MBOX_MSG_MSIX_OFFSET:
|
||||
rsp_msix = (struct msix_offset_rsp *) msg;
|
||||
for (i = 0; i < rsp_msix->cptlfs; i++)
|
||||
lfs->lf[i].msix_offset = rsp_msix->cptlf_msixoff[i];
|
||||
break;
|
||||
case MBOX_MSG_CPT_RD_WR_REGISTER:
|
||||
rsp_reg = (struct cpt_rd_wr_reg_msg *) msg;
|
||||
if (msg->rc) {
|
||||
dev_err(&cptvf->pdev->dev,
|
||||
"Reg %llx rd/wr(%d) failed %d\n",
|
||||
rsp_reg->reg_offset, rsp_reg->is_write,
|
||||
msg->rc);
|
||||
return;
|
||||
}
|
||||
if (!rsp_reg->is_write)
|
||||
*rsp_reg->ret_val = rsp_reg->val;
|
||||
break;
|
||||
default:
|
||||
dev_err(&cptvf->pdev->dev, "Unsupported msg %d received.\n",
|
||||
msg->id);
|
||||
break;
|
||||
}
|
||||
}
|
||||
|
||||
void otx2_cptvf_pfvf_mbox_handler(struct work_struct *work)
|
||||
{
|
||||
struct otx2_cptvf_dev *cptvf;
|
||||
struct otx2_mbox *pfvf_mbox;
|
||||
struct otx2_mbox_dev *mdev;
|
||||
struct mbox_hdr *rsp_hdr;
|
||||
struct mbox_msghdr *msg;
|
||||
int offset, i;
|
||||
|
||||
/* sync with mbox memory region */
|
||||
smp_rmb();
|
||||
|
||||
cptvf = container_of(work, struct otx2_cptvf_dev, pfvf_mbox_work);
|
||||
pfvf_mbox = &cptvf->pfvf_mbox;
|
||||
mdev = &pfvf_mbox->dev[0];
|
||||
rsp_hdr = (struct mbox_hdr *)(mdev->mbase + pfvf_mbox->rx_start);
|
||||
if (rsp_hdr->num_msgs == 0)
|
||||
return;
|
||||
offset = ALIGN(sizeof(struct mbox_hdr), MBOX_MSG_ALIGN);
|
||||
|
||||
for (i = 0; i < rsp_hdr->num_msgs; i++) {
|
||||
msg = (struct mbox_msghdr *)(mdev->mbase + pfvf_mbox->rx_start +
|
||||
offset);
|
||||
process_pfvf_mbox_mbox_msg(cptvf, msg);
|
||||
offset = msg->next_msgoff;
|
||||
mdev->msgs_acked++;
|
||||
}
|
||||
otx2_mbox_reset(pfvf_mbox, 0);
|
||||
}
|
Loading…
Reference in New Issue
Block a user