clk: tegra: Fix cclk_lp divisor register
[ Upstream commit 54eff2264d3e9fd7e3987de1d7eba1d3581c631e ] According to comments in code and common sense, cclk_lp uses its own divisor, not cclk_g's. Fixes: b08e8c0ecc42 ("clk: tegra: add clock support for Tegra30") Signed-off-by: Michał Mirosław <mirq-linux@rere.qmqm.pl> Acked-By: Peter De Schrijver <pdeschrijver@nvidia.com> Signed-off-by: Thierry Reding <treding@nvidia.com> Signed-off-by: Sasha Levin <alexander.levin@verizon.com> Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
This commit is contained in:
parent
a23c8c70b5
commit
3d213c4c0a
@ -964,7 +964,7 @@ static void __init tegra30_super_clk_init(void)
|
||||
* U71 divider of cclk_lp.
|
||||
*/
|
||||
clk = tegra_clk_register_divider("pll_p_out3_cclklp", "pll_p_out3",
|
||||
clk_base + SUPER_CCLKG_DIVIDER, 0,
|
||||
clk_base + SUPER_CCLKLP_DIVIDER, 0,
|
||||
TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
|
||||
clk_register_clkdev(clk, "pll_p_out3_cclklp", NULL);
|
||||
|
||||
|
Loading…
x
Reference in New Issue
Block a user