genpd: imx: scu-pd: add more PDs
Add more PDs for i.MX8QM and i.MX8DXL, including dma-ch, esai, gpu1, v2x-mu, seco-mu, hdmi, img and etc. Signed-off-by: Peng Fan <peng.fan@nxp.com> Signed-off-by: Ulf Hansson <ulf.hansson@linaro.org>
This commit is contained in:
parent
927b7d15dc
commit
a67d780720
@ -121,12 +121,16 @@ static const struct imx_sc_pd_range imx8qxp_scu_pd_ranges[] = {
|
||||
{ "audio-pll1", IMX_SC_R_AUDIO_PLL_1, 1, false, 0 },
|
||||
{ "audio-clk-0", IMX_SC_R_AUDIO_CLK_0, 1, false, 0 },
|
||||
{ "audio-clk-1", IMX_SC_R_AUDIO_CLK_1, 1, false, 0 },
|
||||
{ "mclk-out-0", IMX_SC_R_MCLK_OUT_0, 1, false, 0 },
|
||||
{ "mclk-out-1", IMX_SC_R_MCLK_OUT_1, 1, false, 0 },
|
||||
{ "dma0-ch", IMX_SC_R_DMA_0_CH0, 32, true, 0 },
|
||||
{ "dma1-ch", IMX_SC_R_DMA_1_CH0, 16, true, 0 },
|
||||
{ "dma2-ch", IMX_SC_R_DMA_2_CH0, 32, true, 0 },
|
||||
{ "dma3-ch", IMX_SC_R_DMA_3_CH0, 32, true, 0 },
|
||||
{ "asrc0", IMX_SC_R_ASRC_0, 1, false, 0 },
|
||||
{ "asrc1", IMX_SC_R_ASRC_1, 1, false, 0 },
|
||||
{ "esai0", IMX_SC_R_ESAI_0, 1, false, 0 },
|
||||
{ "esai1", IMX_SC_R_ESAI_1, 1, false, 0 },
|
||||
{ "spdif0", IMX_SC_R_SPDIF_0, 1, false, 0 },
|
||||
{ "spdif1", IMX_SC_R_SPDIF_1, 1, false, 0 },
|
||||
{ "sai", IMX_SC_R_SAI_0, 3, true, 0 },
|
||||
@ -146,8 +150,10 @@ static const struct imx_sc_pd_range imx8qxp_scu_pd_ranges[] = {
|
||||
{ "lpi2c", IMX_SC_R_I2C_0, 5, true, 0 },
|
||||
{ "adc", IMX_SC_R_ADC_0, 2, true, 0 },
|
||||
{ "lcd", IMX_SC_R_LCD_0, 1, true, 0 },
|
||||
{ "lcd-pll", IMX_SC_R_ELCDIF_PLL, 1, true, 0 },
|
||||
{ "lcd0-pwm", IMX_SC_R_LCD_0_PWM_0, 1, true, 0 },
|
||||
{ "lpuart", IMX_SC_R_UART_0, 5, true, 0 },
|
||||
{ "sim", IMX_SC_R_EMVSIM_0, 2, true, 0 },
|
||||
{ "lpspi", IMX_SC_R_SPI_0, 4, true, 0 },
|
||||
{ "irqstr_dsp", IMX_SC_R_IRQSTR_DSP, 1, false, 0 },
|
||||
|
||||
@ -163,10 +169,15 @@ static const struct imx_sc_pd_range imx8qxp_scu_pd_ranges[] = {
|
||||
|
||||
/* GPU SS */
|
||||
{ "gpu0-pid", IMX_SC_R_GPU_0_PID0, 4, true, 0 },
|
||||
{ "gpu1-pid", IMX_SC_R_GPU_1_PID0, 4, true, 0 },
|
||||
|
||||
|
||||
/* HSIO SS */
|
||||
{ "pcie-a", IMX_SC_R_PCIE_A, 1, false, 0 },
|
||||
{ "serdes-0", IMX_SC_R_SERDES_0, 1, false, 0 },
|
||||
{ "pcie-b", IMX_SC_R_PCIE_B, 1, false, 0 },
|
||||
{ "serdes-1", IMX_SC_R_SERDES_1, 1, false, 0 },
|
||||
{ "sata-0", IMX_SC_R_SATA_0, 1, false, 0 },
|
||||
{ "hsio-gpio", IMX_SC_R_HSIO_GPIO, 1, false, 0 },
|
||||
|
||||
/* MIPI SS */
|
||||
@ -186,11 +197,20 @@ static const struct imx_sc_pd_range imx8qxp_scu_pd_ranges[] = {
|
||||
{ "lvds1-pwm", IMX_SC_R_LVDS_1_PWM_0, 1, false, 0 },
|
||||
{ "lvds1-lpi2c", IMX_SC_R_LVDS_1_I2C_0, 2, true, 0 },
|
||||
|
||||
{ "mipi1", IMX_SC_R_MIPI_1, 1, 0 },
|
||||
{ "mipi1-pwm0", IMX_SC_R_MIPI_1_PWM_0, 1, 0 },
|
||||
{ "mipi1-i2c", IMX_SC_R_MIPI_1_I2C_0, 2, 1 },
|
||||
{ "lvds1", IMX_SC_R_LVDS_1, 1, 0 },
|
||||
|
||||
/* DC SS */
|
||||
{ "dc0", IMX_SC_R_DC_0, 1, false, 0 },
|
||||
{ "dc0-pll", IMX_SC_R_DC_0_PLL_0, 2, true, 0 },
|
||||
{ "dc0-video", IMX_SC_R_DC_0_VIDEO0, 2, true, 0 },
|
||||
|
||||
{ "dc1", IMX_SC_R_DC_1, 1, false, 0 },
|
||||
{ "dc1-pll", IMX_SC_R_DC_1_PLL_0, 2, true, 0 },
|
||||
{ "dc1-video", IMX_SC_R_DC_1_VIDEO0, 2, true, 0 },
|
||||
|
||||
/* CM40 SS */
|
||||
{ "cm40-i2c", IMX_SC_R_M4_0_I2C, 1, false, 0 },
|
||||
{ "cm40-intmux", IMX_SC_R_M4_0_INTMUX, 1, false, 0 },
|
||||
@ -205,11 +225,56 @@ static const struct imx_sc_pd_range imx8qxp_scu_pd_ranges[] = {
|
||||
{ "cm41-mu-a1", IMX_SC_R_M4_1_MU_1A, 1, false, 0},
|
||||
{ "cm41-lpuart", IMX_SC_R_M4_1_UART, 1, false, 0},
|
||||
|
||||
/* CM41 SS */
|
||||
{ "cm41_i2c", IMX_SC_R_M4_1_I2C, 1, false, 0 },
|
||||
{ "cm41_intmux", IMX_SC_R_M4_1_INTMUX, 1, false, 0 },
|
||||
|
||||
/* DB SS */
|
||||
{ "perf", IMX_SC_R_PERF, 1, false, 0},
|
||||
|
||||
/* IMAGE SS */
|
||||
{ "img-jpegdec-mp", IMX_SC_R_MJPEG_DEC_MP, 1, false, 0 },
|
||||
{ "img-jpegdec-s0", IMX_SC_R_MJPEG_DEC_S0, 4, true, 0 },
|
||||
{ "img-jpegenc-mp", IMX_SC_R_MJPEG_ENC_MP, 1, false, 0 },
|
||||
{ "img-jpegenc-s0", IMX_SC_R_MJPEG_ENC_S0, 4, true, 0 },
|
||||
|
||||
/* SECO SS */
|
||||
{ "seco_mu", IMX_SC_R_SECO_MU_2, 3, true, 2},
|
||||
|
||||
/* V2X SS */
|
||||
{ "v2x_mu", IMX_SC_R_V2X_MU_0, 2, true, 0},
|
||||
{ "v2x_mu", IMX_SC_R_V2X_MU_2, 1, true, 2},
|
||||
{ "v2x_mu", IMX_SC_R_V2X_MU_3, 2, true, 3},
|
||||
{ "img-pdma", IMX_SC_R_ISI_CH0, 8, true, 0 },
|
||||
{ "img-csi0", IMX_SC_R_CSI_0, 1, false, 0 },
|
||||
{ "img-csi0-i2c0", IMX_SC_R_CSI_0_I2C_0, 1, false, 0 },
|
||||
{ "img-csi0-pwm0", IMX_SC_R_CSI_0_PWM_0, 1, false, 0 },
|
||||
{ "img-csi1", IMX_SC_R_CSI_1, 1, false, 0 },
|
||||
{ "img-csi1-i2c0", IMX_SC_R_CSI_1_I2C_0, 1, false, 0 },
|
||||
{ "img-csi1-pwm0", IMX_SC_R_CSI_1_PWM_0, 1, false, 0 },
|
||||
{ "img-parallel", IMX_SC_R_PI_0, 1, false, 0 },
|
||||
{ "img-parallel-i2c0", IMX_SC_R_PI_0_I2C_0, 1, false, 0 },
|
||||
{ "img-parallel-pwm0", IMX_SC_R_PI_0_PWM_0, 2, true, 0 },
|
||||
{ "img-parallel-pll", IMX_SC_R_PI_0_PLL, 1, false, 0 },
|
||||
|
||||
/* HDMI TX SS */
|
||||
{ "hdmi-tx", IMX_SC_R_HDMI, 1, false, 0},
|
||||
{ "hdmi-tx-i2s", IMX_SC_R_HDMI_I2S, 1, false, 0},
|
||||
{ "hdmi-tx-i2c0", IMX_SC_R_HDMI_I2C_0, 1, false, 0},
|
||||
{ "hdmi-tx-pll0", IMX_SC_R_HDMI_PLL_0, 1, false, 0},
|
||||
{ "hdmi-tx-pll1", IMX_SC_R_HDMI_PLL_1, 1, false, 0},
|
||||
|
||||
/* HDMI RX SS */
|
||||
{ "hdmi-rx", IMX_SC_R_HDMI_RX, 1, false, 0},
|
||||
{ "hdmi-rx-pwm", IMX_SC_R_HDMI_RX_PWM_0, 1, false, 0},
|
||||
{ "hdmi-rx-i2c0", IMX_SC_R_HDMI_RX_I2C_0, 1, false, 0},
|
||||
{ "hdmi-rx-bypass", IMX_SC_R_HDMI_RX_BYPASS, 1, false, 0},
|
||||
|
||||
/* SECURITY SS */
|
||||
{ "sec-jr", IMX_SC_R_CAAM_JR2, 2, true, 2},
|
||||
|
||||
/* BOARD SS */
|
||||
{ "board", IMX_SC_R_BOARD_R0, 8, true, 0},
|
||||
};
|
||||
|
||||
static const struct imx_sc_pd_soc imx8qxp_scu_pd = {
|
||||
|
Loading…
Reference in New Issue
Block a user