drm/i915: also group device info array helper macros with others
Keep the register choosing macros together. No functional changes. Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com> Signed-off-by: Jani Nikula <jani.nikula@intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/20181031110453.12722-4-jani.nikula@intel.com
This commit is contained in:
parent
8d97b4a936
commit
a7c0149f16
@ -175,6 +175,20 @@ static inline bool i915_mmio_reg_valid(i915_reg_t reg)
|
||||
#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
|
||||
#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
|
||||
|
||||
/*
|
||||
* Device info offset array based helpers for groups of registers with unevenly
|
||||
* spaced base offsets.
|
||||
*/
|
||||
#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
|
||||
dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
|
||||
dev_priv->info.display_mmio_offset)
|
||||
#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
|
||||
dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
|
||||
dev_priv->info.display_mmio_offset)
|
||||
#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
|
||||
dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
|
||||
dev_priv->info.display_mmio_offset)
|
||||
|
||||
#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
|
||||
#define _MASKED_FIELD(mask, value) ({ \
|
||||
if (__builtin_constant_p(mask)) \
|
||||
@ -4057,10 +4071,6 @@ enum {
|
||||
#define TRANSCODER_DSI0_OFFSET 0x6b000
|
||||
#define TRANSCODER_DSI1_OFFSET 0x6b800
|
||||
|
||||
#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
|
||||
dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
|
||||
dev_priv->info.display_mmio_offset)
|
||||
|
||||
#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
|
||||
#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
|
||||
#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
|
||||
@ -5629,10 +5639,6 @@ enum {
|
||||
#define PIPE_DSI0_OFFSET 0x7b000
|
||||
#define PIPE_DSI1_OFFSET 0x7b800
|
||||
|
||||
#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
|
||||
dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
|
||||
dev_priv->info.display_mmio_offset)
|
||||
|
||||
#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
|
||||
#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
|
||||
#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
|
||||
@ -6080,10 +6086,6 @@ enum {
|
||||
#define _CURBBASE_IVB 0x71084
|
||||
#define _CURBPOS_IVB 0x71088
|
||||
|
||||
#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
|
||||
dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
|
||||
dev_priv->info.display_mmio_offset)
|
||||
|
||||
#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
|
||||
#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
|
||||
#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
|
||||
|
Loading…
x
Reference in New Issue
Block a user