perf vendor events: Add nehalemep counter information
Add counter information necessary for optimizing event grouping the
perf tool.
The most recent RFC patch set using this information:
https://lore.kernel.org/lkml/20240412210756.309828-1-weilin.wang@intel.com/
The information was added in:
475892a969
and later patches.
Co-authored-by: Weilin Wang <weilin.wang@intel.com>
Co-authored-by: Caleb Biggers <caleb.biggers@intel.com>
Signed-off-by: Ian Rogers <irogers@google.com>
Reviewed-by: Kan Liang <kan.liang@linux.intel.com>
Cc: Alexandre Torgue <alexandre.torgue@foss.st.com>
Cc: Maxime Coquelin <mcoquelin.stm32@gmail.com>
Signed-off-by: Namhyung Kim <namhyung@kernel.org>
Link: https://lore.kernel.org/r/20240620181752.3945845-25-irogers@google.com
This commit is contained in:
parent
3323532ae5
commit
af557589c4
File diff suppressed because it is too large
Load Diff
7
tools/perf/pmu-events/arch/x86/nehalemep/counter.json
Normal file
7
tools/perf/pmu-events/arch/x86/nehalemep/counter.json
Normal file
@ -0,0 +1,7 @@
|
||||
[
|
||||
{
|
||||
"Unit": "core",
|
||||
"CountersNumFixed": "4",
|
||||
"CountersNumGeneric": "4"
|
||||
}
|
||||
]
|
@ -1,6 +1,7 @@
|
||||
[
|
||||
{
|
||||
"BriefDescription": "X87 Floating point assists (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xF7",
|
||||
"EventName": "FP_ASSIST.ALL",
|
||||
"PEBS": "1",
|
||||
@ -9,6 +10,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "X87 Floating point assists for invalid input value (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xF7",
|
||||
"EventName": "FP_ASSIST.INPUT",
|
||||
"PEBS": "1",
|
||||
@ -17,6 +19,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "X87 Floating point assists for invalid output value (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xF7",
|
||||
"EventName": "FP_ASSIST.OUTPUT",
|
||||
"PEBS": "1",
|
||||
@ -25,6 +28,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "MMX Uops",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x10",
|
||||
"EventName": "FP_COMP_OPS_EXE.MMX",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -32,6 +36,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SSE2 integer Uops",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x10",
|
||||
"EventName": "FP_COMP_OPS_EXE.SSE2_INTEGER",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -39,6 +44,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SSE* FP double precision Uops",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x10",
|
||||
"EventName": "FP_COMP_OPS_EXE.SSE_DOUBLE_PRECISION",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -46,6 +52,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SSE and SSE2 FP Uops",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x10",
|
||||
"EventName": "FP_COMP_OPS_EXE.SSE_FP",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -53,6 +60,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SSE FP packed Uops",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x10",
|
||||
"EventName": "FP_COMP_OPS_EXE.SSE_FP_PACKED",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -60,6 +68,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SSE FP scalar Uops",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x10",
|
||||
"EventName": "FP_COMP_OPS_EXE.SSE_FP_SCALAR",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -67,6 +76,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SSE* FP single precision Uops",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x10",
|
||||
"EventName": "FP_COMP_OPS_EXE.SSE_SINGLE_PRECISION",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -74,6 +84,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Computational floating-point operations executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x10",
|
||||
"EventName": "FP_COMP_OPS_EXE.X87",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -81,6 +92,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "All Floating Point to and from MMX transitions",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xCC",
|
||||
"EventName": "FP_MMX_TRANS.ANY",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -88,6 +100,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Transitions from MMX to Floating Point instructions",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xCC",
|
||||
"EventName": "FP_MMX_TRANS.TO_FP",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -95,6 +108,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Transitions from Floating Point to MMX instructions",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xCC",
|
||||
"EventName": "FP_MMX_TRANS.TO_MMX",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -102,6 +116,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "128 bit SIMD integer pack operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x12",
|
||||
"EventName": "SIMD_INT_128.PACK",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -109,6 +124,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "128 bit SIMD integer arithmetic operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x12",
|
||||
"EventName": "SIMD_INT_128.PACKED_ARITH",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -116,6 +132,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "128 bit SIMD integer logical operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x12",
|
||||
"EventName": "SIMD_INT_128.PACKED_LOGICAL",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -123,6 +140,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "128 bit SIMD integer multiply operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x12",
|
||||
"EventName": "SIMD_INT_128.PACKED_MPY",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -130,6 +148,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "128 bit SIMD integer shift operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x12",
|
||||
"EventName": "SIMD_INT_128.PACKED_SHIFT",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -137,6 +156,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "128 bit SIMD integer shuffle/move operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x12",
|
||||
"EventName": "SIMD_INT_128.SHUFFLE_MOVE",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -144,6 +164,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "128 bit SIMD integer unpack operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x12",
|
||||
"EventName": "SIMD_INT_128.UNPACK",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -151,6 +172,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SIMD integer 64 bit pack operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xFD",
|
||||
"EventName": "SIMD_INT_64.PACK",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -158,6 +180,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SIMD integer 64 bit arithmetic operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xFD",
|
||||
"EventName": "SIMD_INT_64.PACKED_ARITH",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -165,6 +188,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SIMD integer 64 bit logical operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xFD",
|
||||
"EventName": "SIMD_INT_64.PACKED_LOGICAL",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -172,6 +196,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SIMD integer 64 bit packed multiply operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xFD",
|
||||
"EventName": "SIMD_INT_64.PACKED_MPY",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -179,6 +204,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SIMD integer 64 bit shift operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xFD",
|
||||
"EventName": "SIMD_INT_64.PACKED_SHIFT",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -186,6 +212,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SIMD integer 64 bit shuffle/move operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xFD",
|
||||
"EventName": "SIMD_INT_64.SHUFFLE_MOVE",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -193,6 +220,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SIMD integer 64 bit unpack operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xFD",
|
||||
"EventName": "SIMD_INT_64.UNPACK",
|
||||
"SampleAfterValue": "200000",
|
||||
|
@ -1,6 +1,7 @@
|
||||
[
|
||||
{
|
||||
"BriefDescription": "Instructions decoded",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xD0",
|
||||
"EventName": "MACRO_INSTS.DECODED",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -8,6 +9,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Macro-fused instructions decoded",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xA6",
|
||||
"EventName": "MACRO_INSTS.FUSIONS_DECODED",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -15,6 +17,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Two Uop instructions decoded",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x19",
|
||||
"EventName": "TWO_UOP_INSTS_DECODED",
|
||||
"SampleAfterValue": "2000000",
|
||||
|
@ -1,6 +1,7 @@
|
||||
[
|
||||
{
|
||||
"BriefDescription": "Offcore data reads satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_DATA.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -10,6 +11,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore data reads that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_DATA.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -19,6 +21,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore data reads satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_DATA.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -28,6 +31,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore data reads satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_DATA.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -37,6 +41,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore code reads satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_IFETCH.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -46,6 +51,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore code reads that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_IFETCH.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -55,6 +61,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore code reads satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_IFETCH.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -64,6 +71,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore code reads satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_IFETCH.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -73,6 +81,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore requests satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_REQUEST.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -82,6 +91,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore requests that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_REQUEST.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -91,6 +101,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore requests satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_REQUEST.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -100,6 +111,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore requests satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_REQUEST.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -109,6 +121,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore RFO requests satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_RFO.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -118,6 +131,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore RFO requests that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_RFO.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -127,6 +141,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore RFO requests satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_RFO.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -136,6 +151,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore RFO requests satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.ANY_RFO.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -145,6 +161,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore writebacks to any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.COREWB.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -154,6 +171,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore writebacks that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.COREWB.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -163,6 +181,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore writebacks to the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.COREWB.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -172,6 +191,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore writebacks to a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.COREWB.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -181,6 +201,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore code or data read requests satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DATA_IFETCH.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -190,6 +211,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore code or data read requests that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DATA_IFETCH.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -199,6 +221,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore code or data read requests satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DATA_IFETCH.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -208,6 +231,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore code or data read requests satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DATA_IFETCH.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -217,6 +241,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore request = all data, response = any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DATA_IN.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -226,6 +251,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore request = all data, response = any LLC miss",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DATA_IN.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -235,6 +261,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore data reads, RFOs, and prefetches satisfied by the local DRAM.",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DATA_IN.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -244,6 +271,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore data reads, RFOs, and prefetches satisfied by the remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DATA_IN.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -253,6 +281,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand data requests satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_DATA.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -262,6 +291,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand data requests that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_DATA.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -271,6 +301,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand data requests satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_DATA.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -280,6 +311,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand data requests satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_DATA.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -289,6 +321,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand data reads satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -298,6 +331,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand data reads that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -307,6 +341,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand data reads satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -316,6 +351,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand data reads satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -325,6 +361,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand code reads satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_IFETCH.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -334,6 +371,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand code reads that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_IFETCH.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -343,6 +381,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand code reads satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_IFETCH.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -352,6 +391,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand code reads satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_IFETCH.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -361,6 +401,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand RFO requests satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_RFO.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -370,6 +411,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand RFO requests that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_RFO.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -379,6 +421,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand RFO requests satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -388,6 +431,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore demand RFO requests satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.DEMAND_RFO.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -397,6 +441,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore other requests satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.OTHER.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -406,6 +451,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore other requests that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.OTHER.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -415,6 +461,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore other requests satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.OTHER.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -424,6 +471,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch data requests satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_DATA.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -433,6 +481,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch data requests that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_DATA.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -442,6 +491,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch data requests satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_DATA.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -451,6 +501,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch data requests satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_DATA.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -460,6 +511,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch data reads satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_DATA_RD.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -469,6 +521,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch data reads that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_DATA_RD.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -478,6 +531,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch data reads satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_DATA_RD.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -487,6 +541,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch data reads satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_DATA_RD.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -496,6 +551,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch code reads satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_IFETCH.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -505,6 +561,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch code reads that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_IFETCH.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -514,6 +571,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch code reads satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_IFETCH.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -523,6 +581,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch code reads satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_IFETCH.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -532,6 +591,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch RFO requests satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_RFO.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -541,6 +601,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch RFO requests that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_RFO.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -550,6 +611,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch RFO requests satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_RFO.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -559,6 +621,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch RFO requests satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PF_RFO.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -568,6 +631,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch requests satisfied by any DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PREFETCH.ANY_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -577,6 +641,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch requests that missed the LLC",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PREFETCH.ANY_LLC_MISS",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -586,6 +651,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch requests satisfied by the local DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PREFETCH.LOCAL_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
@ -595,6 +661,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Offcore prefetch requests satisfied by a remote DRAM",
|
||||
"Counter": "2",
|
||||
"EventCode": "0xB7",
|
||||
"EventName": "OFFCORE_RESPONSE.PREFETCH.REMOTE_DRAM",
|
||||
"MSRIndex": "0x1A6",
|
||||
|
@ -1,6 +1,7 @@
|
||||
[
|
||||
{
|
||||
"BriefDescription": "ES segment renames",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xD5",
|
||||
"EventName": "ES_REG_RENAMES",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -8,6 +9,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "I/O transactions",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x6C",
|
||||
"EventName": "IO_TRANSACTIONS",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -15,6 +17,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "L1I instruction fetch stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x80",
|
||||
"EventName": "L1I.CYCLES_STALLED",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -22,6 +25,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "L1I instruction fetch hits",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x80",
|
||||
"EventName": "L1I.HITS",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -29,6 +33,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "L1I instruction fetch misses",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x80",
|
||||
"EventName": "L1I.MISSES",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -36,6 +41,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "L1I Instruction fetches",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x80",
|
||||
"EventName": "L1I.READS",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -43,6 +49,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Large ITLB hit",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x82",
|
||||
"EventName": "LARGE_ITLB.HIT",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -50,6 +57,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "All loads dispatched",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x13",
|
||||
"EventName": "LOAD_DISPATCH.ANY",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -57,6 +65,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Loads dispatched from the MOB",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x13",
|
||||
"EventName": "LOAD_DISPATCH.MOB",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -64,6 +73,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Loads dispatched that bypass the MOB",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x13",
|
||||
"EventName": "LOAD_DISPATCH.RS",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -71,6 +81,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Loads dispatched from stage 305",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x13",
|
||||
"EventName": "LOAD_DISPATCH.RS_DELAYED",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -78,6 +89,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "False dependencies due to partial address aliasing",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x7",
|
||||
"EventName": "PARTIAL_ADDRESS_ALIAS",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -85,6 +97,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "All Store buffer stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x4",
|
||||
"EventName": "SB_DRAIN.ANY",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -92,6 +105,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Segment rename stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xD4",
|
||||
"EventName": "SEG_RENAME_STALLS",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -99,6 +113,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Thread responded HIT to snoop",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xB8",
|
||||
"EventName": "SNOOP_RESPONSE.HIT",
|
||||
"SampleAfterValue": "100000",
|
||||
@ -106,6 +121,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Thread responded HITE to snoop",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xB8",
|
||||
"EventName": "SNOOP_RESPONSE.HITE",
|
||||
"SampleAfterValue": "100000",
|
||||
@ -113,6 +129,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Thread responded HITM to snoop",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xB8",
|
||||
"EventName": "SNOOP_RESPONSE.HITM",
|
||||
"SampleAfterValue": "100000",
|
||||
@ -120,6 +137,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Super Queue full stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xF6",
|
||||
"EventName": "SQ_FULL_STALL_CYCLES",
|
||||
"SampleAfterValue": "2000000",
|
||||
|
@ -1,6 +1,7 @@
|
||||
[
|
||||
{
|
||||
"BriefDescription": "Cycles the divider is busy",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x14",
|
||||
"EventName": "ARITH.CYCLES_DIV_BUSY",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -8,6 +9,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Divide Operations executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EdgeDetect": "1",
|
||||
"EventCode": "0x14",
|
||||
@ -18,6 +20,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Multiply operations executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x14",
|
||||
"EventName": "ARITH.MUL",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -25,6 +28,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "BACLEAR asserted with bad target address",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xE6",
|
||||
"EventName": "BACLEAR.BAD_TARGET",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -32,6 +36,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "BACLEAR asserted, regardless of cause",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xE6",
|
||||
"EventName": "BACLEAR.CLEAR",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -39,6 +44,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Instruction queue forced BACLEAR",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xA7",
|
||||
"EventName": "BACLEAR_FORCE_IQ",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -46,6 +52,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Early Branch Prediciton Unit clears",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xE8",
|
||||
"EventName": "BPU_CLEARS.EARLY",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -53,6 +60,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Late Branch Prediction Unit clears",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xE8",
|
||||
"EventName": "BPU_CLEARS.LATE",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -60,6 +68,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Branch prediction unit missed call or return",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xE5",
|
||||
"EventName": "BPU_MISSED_CALL_RET",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -67,6 +76,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Branch instructions decoded",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xE0",
|
||||
"EventName": "BR_INST_DECODED",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -74,6 +84,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Branch instructions executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x88",
|
||||
"EventName": "BR_INST_EXEC.ANY",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -81,6 +92,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Conditional branch instructions executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x88",
|
||||
"EventName": "BR_INST_EXEC.COND",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -88,6 +100,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Unconditional branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x88",
|
||||
"EventName": "BR_INST_EXEC.DIRECT",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -95,6 +108,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Unconditional call branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x88",
|
||||
"EventName": "BR_INST_EXEC.DIRECT_NEAR_CALL",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -102,6 +116,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Indirect call branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x88",
|
||||
"EventName": "BR_INST_EXEC.INDIRECT_NEAR_CALL",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -109,6 +124,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Indirect non call branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x88",
|
||||
"EventName": "BR_INST_EXEC.INDIRECT_NON_CALL",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -116,6 +132,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Call branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x88",
|
||||
"EventName": "BR_INST_EXEC.NEAR_CALLS",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -123,6 +140,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "All non call branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x88",
|
||||
"EventName": "BR_INST_EXEC.NON_CALLS",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -130,6 +148,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Indirect return branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x88",
|
||||
"EventName": "BR_INST_EXEC.RETURN_NEAR",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -137,6 +156,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Taken branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x88",
|
||||
"EventName": "BR_INST_EXEC.TAKEN",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -144,6 +164,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Retired branch instructions (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC4",
|
||||
"EventName": "BR_INST_RETIRED.ALL_BRANCHES",
|
||||
"PEBS": "1",
|
||||
@ -152,6 +173,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Retired conditional branch instructions (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC4",
|
||||
"EventName": "BR_INST_RETIRED.CONDITIONAL",
|
||||
"PEBS": "1",
|
||||
@ -160,6 +182,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Retired near call instructions (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC4",
|
||||
"EventName": "BR_INST_RETIRED.NEAR_CALL",
|
||||
"PEBS": "1",
|
||||
@ -168,6 +191,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Mispredicted branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x89",
|
||||
"EventName": "BR_MISP_EXEC.ANY",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -175,6 +199,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Mispredicted conditional branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x89",
|
||||
"EventName": "BR_MISP_EXEC.COND",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -182,6 +207,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Mispredicted unconditional branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x89",
|
||||
"EventName": "BR_MISP_EXEC.DIRECT",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -189,6 +215,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Mispredicted non call branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x89",
|
||||
"EventName": "BR_MISP_EXEC.DIRECT_NEAR_CALL",
|
||||
"SampleAfterValue": "2000",
|
||||
@ -196,6 +223,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Mispredicted indirect call branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x89",
|
||||
"EventName": "BR_MISP_EXEC.INDIRECT_NEAR_CALL",
|
||||
"SampleAfterValue": "2000",
|
||||
@ -203,6 +231,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Mispredicted indirect non call branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x89",
|
||||
"EventName": "BR_MISP_EXEC.INDIRECT_NON_CALL",
|
||||
"SampleAfterValue": "2000",
|
||||
@ -210,6 +239,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Mispredicted call branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x89",
|
||||
"EventName": "BR_MISP_EXEC.NEAR_CALLS",
|
||||
"SampleAfterValue": "2000",
|
||||
@ -217,6 +247,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Mispredicted non call branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x89",
|
||||
"EventName": "BR_MISP_EXEC.NON_CALLS",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -224,6 +255,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Mispredicted return branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x89",
|
||||
"EventName": "BR_MISP_EXEC.RETURN_NEAR",
|
||||
"SampleAfterValue": "2000",
|
||||
@ -231,6 +263,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Mispredicted taken branches executed",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x89",
|
||||
"EventName": "BR_MISP_EXEC.TAKEN",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -238,6 +271,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Mispredicted near retired calls (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC5",
|
||||
"EventName": "BR_MISP_RETIRED.NEAR_CALL",
|
||||
"PEBS": "1",
|
||||
@ -246,11 +280,13 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Reference cycles when thread is not halted (fixed counter)",
|
||||
"Counter": "Fixed counter 3",
|
||||
"EventName": "CPU_CLK_UNHALTED.REF",
|
||||
"SampleAfterValue": "2000000"
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Reference base clock (133 Mhz) cycles when thread is not halted (programmable counter)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x3C",
|
||||
"EventName": "CPU_CLK_UNHALTED.REF_P",
|
||||
"SampleAfterValue": "100000",
|
||||
@ -258,17 +294,20 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Cycles when thread is not halted (fixed counter)",
|
||||
"Counter": "Fixed counter 2",
|
||||
"EventName": "CPU_CLK_UNHALTED.THREAD",
|
||||
"SampleAfterValue": "2000000"
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Cycles when thread is not halted (programmable counter)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x3C",
|
||||
"EventName": "CPU_CLK_UNHALTED.THREAD_P",
|
||||
"SampleAfterValue": "2000000"
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Total CPU cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "2",
|
||||
"EventCode": "0x3C",
|
||||
"EventName": "CPU_CLK_UNHALTED.TOTAL_CYCLES",
|
||||
@ -277,6 +316,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Any Instruction Length Decoder stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x87",
|
||||
"EventName": "ILD_STALL.ANY",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -284,6 +324,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Instruction Queue full stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x87",
|
||||
"EventName": "ILD_STALL.IQ_FULL",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -291,6 +332,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Length Change Prefix stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x87",
|
||||
"EventName": "ILD_STALL.LCP",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -298,6 +340,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Stall cycles due to BPU MRU bypass",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x87",
|
||||
"EventName": "ILD_STALL.MRU",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -305,6 +348,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Regen stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x87",
|
||||
"EventName": "ILD_STALL.REGEN",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -312,6 +356,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Instructions that must be decoded by decoder 0",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x18",
|
||||
"EventName": "INST_DECODED.DEC0",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -319,6 +364,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Instructions written to instruction queue.",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x17",
|
||||
"EventName": "INST_QUEUE_WRITES",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -326,6 +372,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Cycles instructions are written to the instruction queue",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x1E",
|
||||
"EventName": "INST_QUEUE_WRITE_CYCLES",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -333,11 +380,13 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Instructions retired (fixed counter)",
|
||||
"Counter": "Fixed counter 1",
|
||||
"EventName": "INST_RETIRED.ANY",
|
||||
"SampleAfterValue": "2000000"
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Instructions retired (Programmable counter and Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC0",
|
||||
"EventName": "INST_RETIRED.ANY_P",
|
||||
"PEBS": "1",
|
||||
@ -346,6 +395,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Retired MMX instructions (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC0",
|
||||
"EventName": "INST_RETIRED.MMX",
|
||||
"PEBS": "1",
|
||||
@ -354,6 +404,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Total cycles (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "16",
|
||||
"EventCode": "0xC0",
|
||||
"EventName": "INST_RETIRED.TOTAL_CYCLES",
|
||||
@ -364,6 +415,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Total cycles (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "16",
|
||||
"EventCode": "0xC0",
|
||||
"EventName": "INST_RETIRED.TOTAL_CYCLES_PS",
|
||||
@ -374,6 +426,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Retired floating-point operations (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC0",
|
||||
"EventName": "INST_RETIRED.X87",
|
||||
"PEBS": "1",
|
||||
@ -382,6 +435,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Load operations conflicting with software prefetches",
|
||||
"Counter": "0,1",
|
||||
"EventCode": "0x4C",
|
||||
"EventName": "LOAD_HIT_PRE",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -389,6 +443,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Cycles when uops were delivered by the LSD",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xA8",
|
||||
"EventName": "LSD.ACTIVE",
|
||||
@ -397,6 +452,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Cycles no uops were delivered by the LSD",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xA8",
|
||||
"EventName": "LSD.INACTIVE",
|
||||
@ -406,6 +462,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Loops that can't stream from the instruction queue",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x20",
|
||||
"EventName": "LSD_OVERFLOW",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -413,6 +470,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Cycles machine clear asserted",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC3",
|
||||
"EventName": "MACHINE_CLEARS.CYCLES",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -420,6 +478,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Execution pipeline restart due to Memory ordering conflicts",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC3",
|
||||
"EventName": "MACHINE_CLEARS.MEM_ORDER",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -427,6 +486,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Self-Modifying Code detected",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC3",
|
||||
"EventName": "MACHINE_CLEARS.SMC",
|
||||
"SampleAfterValue": "20000",
|
||||
@ -434,6 +494,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "All RAT stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xD2",
|
||||
"EventName": "RAT_STALLS.ANY",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -441,6 +502,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Flag stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xD2",
|
||||
"EventName": "RAT_STALLS.FLAGS",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -448,6 +510,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Partial register stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xD2",
|
||||
"EventName": "RAT_STALLS.REGISTERS",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -455,6 +518,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "ROB read port stalls cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xD2",
|
||||
"EventName": "RAT_STALLS.ROB_READ_PORT",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -462,6 +526,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Scoreboard stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xD2",
|
||||
"EventName": "RAT_STALLS.SCOREBOARD",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -469,6 +534,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Resource related stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xA2",
|
||||
"EventName": "RESOURCE_STALLS.ANY",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -476,6 +542,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "FPU control word write stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xA2",
|
||||
"EventName": "RESOURCE_STALLS.FPCW",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -483,6 +550,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Load buffer stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xA2",
|
||||
"EventName": "RESOURCE_STALLS.LOAD",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -490,6 +558,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "MXCSR rename stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xA2",
|
||||
"EventName": "RESOURCE_STALLS.MXCSR",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -497,6 +566,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Other Resource related stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xA2",
|
||||
"EventName": "RESOURCE_STALLS.OTHER",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -504,6 +574,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "ROB full stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xA2",
|
||||
"EventName": "RESOURCE_STALLS.ROB_FULL",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -511,6 +582,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Reservation Station full stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xA2",
|
||||
"EventName": "RESOURCE_STALLS.RS_FULL",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -518,6 +590,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Store buffer stall cycles",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xA2",
|
||||
"EventName": "RESOURCE_STALLS.STORE",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -525,6 +598,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SIMD Packed-Double Uops retired (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC7",
|
||||
"EventName": "SSEX_UOPS_RETIRED.PACKED_DOUBLE",
|
||||
"PEBS": "1",
|
||||
@ -533,6 +607,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SIMD Packed-Single Uops retired (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC7",
|
||||
"EventName": "SSEX_UOPS_RETIRED.PACKED_SINGLE",
|
||||
"PEBS": "1",
|
||||
@ -541,6 +616,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SIMD Scalar-Double Uops retired (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC7",
|
||||
"EventName": "SSEX_UOPS_RETIRED.SCALAR_DOUBLE",
|
||||
"PEBS": "1",
|
||||
@ -549,6 +625,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SIMD Scalar-Single Uops retired (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC7",
|
||||
"EventName": "SSEX_UOPS_RETIRED.SCALAR_SINGLE",
|
||||
"PEBS": "1",
|
||||
@ -557,6 +634,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "SIMD Vector Integer Uops retired (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC7",
|
||||
"EventName": "SSEX_UOPS_RETIRED.VECTOR_INTEGER",
|
||||
"PEBS": "1",
|
||||
@ -565,6 +643,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Stack pointer instructions decoded",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xD1",
|
||||
"EventName": "UOPS_DECODED.ESP_FOLDING",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -572,6 +651,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Stack pointer sync operations",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xD1",
|
||||
"EventName": "UOPS_DECODED.ESP_SYNC",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -579,6 +659,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Uops decoded by Microcode Sequencer",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xD1",
|
||||
"EventName": "UOPS_DECODED.MS_CYCLES_ACTIVE",
|
||||
@ -587,6 +668,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Cycles no Uops are decoded",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xD1",
|
||||
"EventName": "UOPS_DECODED.STALL_CYCLES",
|
||||
@ -597,6 +679,7 @@
|
||||
{
|
||||
"AnyThread": "1",
|
||||
"BriefDescription": "Cycles Uops executed on any port (core count)",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.CORE_ACTIVE_CYCLES",
|
||||
@ -606,6 +689,7 @@
|
||||
{
|
||||
"AnyThread": "1",
|
||||
"BriefDescription": "Cycles Uops executed on ports 0-4 (core count)",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.CORE_ACTIVE_CYCLES_NO_PORT5",
|
||||
@ -615,6 +699,7 @@
|
||||
{
|
||||
"AnyThread": "1",
|
||||
"BriefDescription": "Uops executed on any port (core count)",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EdgeDetect": "1",
|
||||
"EventCode": "0xB1",
|
||||
@ -626,6 +711,7 @@
|
||||
{
|
||||
"AnyThread": "1",
|
||||
"BriefDescription": "Uops executed on ports 0-4 (core count)",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EdgeDetect": "1",
|
||||
"EventCode": "0xB1",
|
||||
@ -637,6 +723,7 @@
|
||||
{
|
||||
"AnyThread": "1",
|
||||
"BriefDescription": "Cycles no Uops issued on any port (core count)",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.CORE_STALL_CYCLES",
|
||||
@ -647,6 +734,7 @@
|
||||
{
|
||||
"AnyThread": "1",
|
||||
"BriefDescription": "Cycles no Uops issued on ports 0-4 (core count)",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.CORE_STALL_CYCLES_NO_PORT5",
|
||||
@ -656,6 +744,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Uops executed on port 0",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.PORT0",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -663,6 +752,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Uops issued on ports 0, 1 or 5",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.PORT015",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -670,6 +760,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Cycles no Uops issued on ports 0, 1 or 5",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.PORT015_STALL_CYCLES",
|
||||
@ -679,6 +770,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Uops executed on port 1",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.PORT1",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -687,6 +779,7 @@
|
||||
{
|
||||
"AnyThread": "1",
|
||||
"BriefDescription": "Uops issued on ports 2, 3 or 4",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.PORT234_CORE",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -695,6 +788,7 @@
|
||||
{
|
||||
"AnyThread": "1",
|
||||
"BriefDescription": "Uops executed on port 2 (core count)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.PORT2_CORE",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -703,6 +797,7 @@
|
||||
{
|
||||
"AnyThread": "1",
|
||||
"BriefDescription": "Uops executed on port 3 (core count)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.PORT3_CORE",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -711,6 +806,7 @@
|
||||
{
|
||||
"AnyThread": "1",
|
||||
"BriefDescription": "Uops executed on port 4 (core count)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.PORT4_CORE",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -718,6 +814,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Uops executed on port 5",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xB1",
|
||||
"EventName": "UOPS_EXECUTED.PORT5",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -725,6 +822,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Uops issued",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xE",
|
||||
"EventName": "UOPS_ISSUED.ANY",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -733,6 +831,7 @@
|
||||
{
|
||||
"AnyThread": "1",
|
||||
"BriefDescription": "Cycles no Uops were issued on any thread",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xE",
|
||||
"EventName": "UOPS_ISSUED.CORE_STALL_CYCLES",
|
||||
@ -743,6 +842,7 @@
|
||||
{
|
||||
"AnyThread": "1",
|
||||
"BriefDescription": "Cycles Uops were issued on either thread",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xE",
|
||||
"EventName": "UOPS_ISSUED.CYCLES_ALL_THREADS",
|
||||
@ -751,6 +851,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Fused Uops issued",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xE",
|
||||
"EventName": "UOPS_ISSUED.FUSED",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -758,6 +859,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Cycles no Uops were issued",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xE",
|
||||
"EventName": "UOPS_ISSUED.STALL_CYCLES",
|
||||
@ -767,6 +869,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Cycles Uops are being retired",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xC2",
|
||||
"EventName": "UOPS_RETIRED.ACTIVE_CYCLES",
|
||||
@ -776,6 +879,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Uops retired (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC2",
|
||||
"EventName": "UOPS_RETIRED.ANY",
|
||||
"PEBS": "1",
|
||||
@ -784,6 +888,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Macro-fused Uops retired (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC2",
|
||||
"EventName": "UOPS_RETIRED.MACRO_FUSED",
|
||||
"PEBS": "1",
|
||||
@ -792,6 +897,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Retirement slots used (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC2",
|
||||
"EventName": "UOPS_RETIRED.RETIRE_SLOTS",
|
||||
"PEBS": "1",
|
||||
@ -800,6 +906,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Cycles Uops are not retiring (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "1",
|
||||
"EventCode": "0xC2",
|
||||
"EventName": "UOPS_RETIRED.STALL_CYCLES",
|
||||
@ -810,6 +917,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Total cycles using precise uop retired event (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"CounterMask": "16",
|
||||
"EventCode": "0xC2",
|
||||
"EventName": "UOPS_RETIRED.TOTAL_CYCLES",
|
||||
@ -820,6 +928,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Uop unfusions due to FP exceptions",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xDB",
|
||||
"EventName": "UOP_UNFUSION",
|
||||
"SampleAfterValue": "2000000",
|
||||
|
@ -1,6 +1,7 @@
|
||||
[
|
||||
{
|
||||
"BriefDescription": "DTLB load misses",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x8",
|
||||
"EventName": "DTLB_LOAD_MISSES.ANY",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -8,6 +9,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "DTLB load miss caused by low part of address",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x8",
|
||||
"EventName": "DTLB_LOAD_MISSES.PDE_MISS",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -15,6 +17,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "DTLB second level hit",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x8",
|
||||
"EventName": "DTLB_LOAD_MISSES.STLB_HIT",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -22,6 +25,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "DTLB load miss page walks complete",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x8",
|
||||
"EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -29,6 +33,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "DTLB misses",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x49",
|
||||
"EventName": "DTLB_MISSES.ANY",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -36,6 +41,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "DTLB first level misses but second level hit",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x49",
|
||||
"EventName": "DTLB_MISSES.STLB_HIT",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -43,6 +49,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "DTLB miss page walks",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x49",
|
||||
"EventName": "DTLB_MISSES.WALK_COMPLETED",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -50,6 +57,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "ITLB flushes",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xAE",
|
||||
"EventName": "ITLB_FLUSH",
|
||||
"SampleAfterValue": "2000000",
|
||||
@ -57,6 +65,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "ITLB miss",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x85",
|
||||
"EventName": "ITLB_MISSES.ANY",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -64,6 +73,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "ITLB miss page walks",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0x85",
|
||||
"EventName": "ITLB_MISSES.WALK_COMPLETED",
|
||||
"SampleAfterValue": "200000",
|
||||
@ -71,6 +81,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Retired instructions that missed the ITLB (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC8",
|
||||
"EventName": "ITLB_MISS_RETIRED",
|
||||
"PEBS": "1",
|
||||
@ -79,6 +90,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Retired loads that miss the DTLB (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xCB",
|
||||
"EventName": "MEM_LOAD_RETIRED.DTLB_MISS",
|
||||
"PEBS": "1",
|
||||
@ -87,6 +99,7 @@
|
||||
},
|
||||
{
|
||||
"BriefDescription": "Retired stores that miss the DTLB (Precise Event)",
|
||||
"Counter": "0,1,2,3",
|
||||
"EventCode": "0xC",
|
||||
"EventName": "MEM_STORE_RETIRED.DTLB_MISS",
|
||||
"PEBS": "1",
|
||||
|
Loading…
x
Reference in New Issue
Block a user