drm/amd/swsmu: add smu14 ip support
Add initial swSMU support for smu 14 series ASIC. v2: squash in build fixes and updates (Li Ma) fix warnings (Alex) v3: squash in updates (Alex) v4: squash in updates (Alex) v5: squash in avg/current power updates (Alex) Signed-off-by: Li Ma <li.ma@amd.com> Signed-off-by: Kenneth Feng <kenneth.feng@amd.com> Signed-off-by: Likun Gao <Likun.Gao@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
This commit is contained in:
parent
cd6d69dd9b
commit
fe6cd91524
@ -30,6 +30,7 @@ subdir-ccflags-y += \
|
||||
-I$(FULL_AMD_PATH)/pm/swsmu/smu11 \
|
||||
-I$(FULL_AMD_PATH)/pm/swsmu/smu12 \
|
||||
-I$(FULL_AMD_PATH)/pm/swsmu/smu13 \
|
||||
-I$(FULL_AMD_PATH)/pm/swsmu/smu14 \
|
||||
-I$(FULL_AMD_PATH)/pm/powerplay/inc \
|
||||
-I$(FULL_AMD_PATH)/pm/powerplay/smumgr\
|
||||
-I$(FULL_AMD_PATH)/pm/powerplay/hwmgr \
|
||||
|
@ -22,7 +22,7 @@
|
||||
|
||||
AMD_SWSMU_PATH = ../pm/swsmu
|
||||
|
||||
SWSMU_LIBS = smu11 smu12 smu13
|
||||
SWSMU_LIBS = smu11 smu12 smu13 smu14
|
||||
|
||||
AMD_SWSMU = $(addsuffix /Makefile,$(addprefix $(FULL_AMD_PATH)/pm/swsmu/,$(SWSMU_LIBS)))
|
||||
|
||||
|
@ -43,6 +43,7 @@
|
||||
#include "smu_v13_0_5_ppt.h"
|
||||
#include "smu_v13_0_6_ppt.h"
|
||||
#include "smu_v13_0_7_ppt.h"
|
||||
#include "smu_v14_0_0_ppt.h"
|
||||
#include "amd_pcie.h"
|
||||
|
||||
/*
|
||||
@ -660,6 +661,9 @@ static int smu_set_funcs(struct amdgpu_device *adev)
|
||||
case IP_VERSION(13, 0, 7):
|
||||
smu_v13_0_7_set_ppt_funcs(smu);
|
||||
break;
|
||||
case IP_VERSION(14, 0, 0):
|
||||
smu_v14_0_0_set_ppt_funcs(smu);
|
||||
break;
|
||||
default:
|
||||
return -EINVAL;
|
||||
}
|
||||
|
@ -1343,6 +1343,12 @@ struct pptable_funcs {
|
||||
* @init_pptable_microcode: Prepare the pptable microcode to upload via PSP
|
||||
*/
|
||||
int (*init_pptable_microcode)(struct smu_context *smu);
|
||||
|
||||
/**
|
||||
* @dpm_set_vpe_enable: Enable/disable VPE engine dynamic power
|
||||
* management.
|
||||
*/
|
||||
int (*dpm_set_vpe_enable)(struct smu_context *smu, bool enable);
|
||||
};
|
||||
|
||||
typedef enum {
|
||||
|
@ -253,7 +253,9 @@
|
||||
__SMU_DUMMY_MAP(QueryValidMcaCeCount), \
|
||||
__SMU_DUMMY_MAP(McaBankDumpDW), \
|
||||
__SMU_DUMMY_MAP(McaBankCeDumpDW), \
|
||||
__SMU_DUMMY_MAP(SelectPLPDMode),
|
||||
__SMU_DUMMY_MAP(SelectPLPDMode), \
|
||||
__SMU_DUMMY_MAP(PowerUpVpe), \
|
||||
__SMU_DUMMY_MAP(PowerDownVpe),
|
||||
|
||||
#undef __SMU_DUMMY_MAP
|
||||
#define __SMU_DUMMY_MAP(type) SMU_MSG_##type
|
||||
@ -415,7 +417,8 @@ enum smu_clk_type {
|
||||
__SMU_DUMMY_MAP(MEM_TEMP_READ), \
|
||||
__SMU_DUMMY_MAP(ATHUB_MMHUB_PG), \
|
||||
__SMU_DUMMY_MAP(BACO_CG), \
|
||||
__SMU_DUMMY_MAP(SOC_CG),
|
||||
__SMU_DUMMY_MAP(SOC_CG), \
|
||||
__SMU_DUMMY_MAP(LOW_POWER_DCNCLKS),
|
||||
|
||||
#undef __SMU_DUMMY_MAP
|
||||
#define __SMU_DUMMY_MAP(feature) SMU_FEATURE_##feature##_BIT
|
||||
|
230
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v14_0.h
Normal file
230
drivers/gpu/drm/amd/pm/swsmu/inc/smu_v14_0.h
Normal file
@ -0,0 +1,230 @@
|
||||
/*
|
||||
* Copyright 2023 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
*/
|
||||
#ifndef __SMU_V14_0_H__
|
||||
#define __SMU_V14_0_H__
|
||||
|
||||
#include "amdgpu_smu.h"
|
||||
|
||||
#define SMU14_DRIVER_IF_VERSION_INV 0xFFFFFFFF
|
||||
#define SMU14_DRIVER_IF_VERSION_SMU_V14_0_2 0x1
|
||||
#define SMU14_DRIVER_IF_VERSION_SMU_V14_0_0 0x6
|
||||
|
||||
#define FEATURE_MASK(feature) (1ULL << feature)
|
||||
|
||||
/* MP Apertures */
|
||||
#define MP0_Public 0x03800000
|
||||
#define MP0_SRAM 0x03900000
|
||||
#define MP1_Public 0x03b00000
|
||||
#define MP1_SRAM 0x03c00004
|
||||
|
||||
/* address block */
|
||||
#define smnMP1_FIRMWARE_FLAGS 0x3010028
|
||||
#define smnMP1_PUB_CTRL 0x3010d10
|
||||
|
||||
#define MAX_DPM_LEVELS 16
|
||||
#define MAX_PCIE_CONF 3
|
||||
|
||||
struct smu_14_0_max_sustainable_clocks {
|
||||
uint32_t display_clock;
|
||||
uint32_t phy_clock;
|
||||
uint32_t pixel_clock;
|
||||
uint32_t uclock;
|
||||
uint32_t dcef_clock;
|
||||
uint32_t soc_clock;
|
||||
};
|
||||
|
||||
struct smu_14_0_dpm_clk_level {
|
||||
bool enabled;
|
||||
uint32_t value;
|
||||
};
|
||||
|
||||
struct smu_14_0_dpm_table {
|
||||
uint32_t min; /* MHz */
|
||||
uint32_t max; /* MHz */
|
||||
uint32_t count;
|
||||
bool is_fine_grained;
|
||||
struct smu_14_0_dpm_clk_level dpm_levels[MAX_DPM_LEVELS];
|
||||
};
|
||||
|
||||
struct smu_14_0_pcie_table {
|
||||
uint8_t pcie_gen[MAX_PCIE_CONF];
|
||||
uint8_t pcie_lane[MAX_PCIE_CONF];
|
||||
uint16_t clk_freq[MAX_PCIE_CONF];
|
||||
uint32_t num_of_link_levels;
|
||||
};
|
||||
|
||||
struct smu_14_0_dpm_tables {
|
||||
struct smu_14_0_dpm_table soc_table;
|
||||
struct smu_14_0_dpm_table gfx_table;
|
||||
struct smu_14_0_dpm_table uclk_table;
|
||||
struct smu_14_0_dpm_table eclk_table;
|
||||
struct smu_14_0_dpm_table vclk_table;
|
||||
struct smu_14_0_dpm_table dclk_table;
|
||||
struct smu_14_0_dpm_table dcef_table;
|
||||
struct smu_14_0_dpm_table pixel_table;
|
||||
struct smu_14_0_dpm_table display_table;
|
||||
struct smu_14_0_dpm_table phy_table;
|
||||
struct smu_14_0_dpm_table fclk_table;
|
||||
struct smu_14_0_pcie_table pcie_table;
|
||||
};
|
||||
|
||||
struct smu_14_0_dpm_context {
|
||||
struct smu_14_0_dpm_tables dpm_tables;
|
||||
uint32_t workload_policy_mask;
|
||||
uint32_t dcef_min_ds_clk;
|
||||
};
|
||||
|
||||
enum smu_14_0_power_state {
|
||||
SMU_14_0_POWER_STATE__D0 = 0,
|
||||
SMU_14_0_POWER_STATE__D1,
|
||||
SMU_14_0_POWER_STATE__D3, /* Sleep*/
|
||||
SMU_14_0_POWER_STATE__D4, /* Hibernate*/
|
||||
SMU_14_0_POWER_STATE__D5, /* Power off*/
|
||||
};
|
||||
|
||||
struct smu_14_0_power_context {
|
||||
uint32_t power_source;
|
||||
uint8_t in_power_limit_boost_mode;
|
||||
enum smu_14_0_power_state power_state;
|
||||
};
|
||||
|
||||
#if defined(SWSMU_CODE_LAYER_L2) || defined(SWSMU_CODE_LAYER_L3)
|
||||
|
||||
int smu_v14_0_init_microcode(struct smu_context *smu);
|
||||
|
||||
void smu_v14_0_fini_microcode(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_load_microcode(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_init_smc_tables(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_fini_smc_tables(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_init_power(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_fini_power(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_check_fw_status(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_setup_pptable(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_get_vbios_bootup_values(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_check_fw_version(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_set_driver_table_location(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_set_tool_table_location(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_notify_memory_pool_location(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_system_features_control(struct smu_context *smu,
|
||||
bool en);
|
||||
|
||||
int smu_v14_0_set_allowed_mask(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_notify_display_change(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_get_current_power_limit(struct smu_context *smu,
|
||||
uint32_t *power_limit);
|
||||
|
||||
int smu_v14_0_set_power_limit(struct smu_context *smu,
|
||||
enum smu_ppt_limit_type limit_type,
|
||||
uint32_t limit);
|
||||
|
||||
int smu_v14_0_gfx_off_control(struct smu_context *smu, bool enable);
|
||||
|
||||
int smu_v14_0_register_irq_handler(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_baco_set_armd3_sequence(struct smu_context *smu,
|
||||
enum smu_baco_seq baco_seq);
|
||||
|
||||
bool smu_v14_0_baco_is_support(struct smu_context *smu);
|
||||
|
||||
enum smu_baco_state smu_v14_0_baco_get_state(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_baco_set_state(struct smu_context *smu, enum smu_baco_state state);
|
||||
|
||||
int smu_v14_0_baco_enter(struct smu_context *smu);
|
||||
int smu_v14_0_baco_exit(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
|
||||
uint32_t *min, uint32_t *max);
|
||||
|
||||
int smu_v14_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type,
|
||||
uint32_t min, uint32_t max);
|
||||
|
||||
int smu_v14_0_set_hard_freq_limited_range(struct smu_context *smu,
|
||||
enum smu_clk_type clk_type,
|
||||
uint32_t min,
|
||||
uint32_t max);
|
||||
|
||||
int smu_v14_0_set_performance_level(struct smu_context *smu,
|
||||
enum amd_dpm_forced_level level);
|
||||
|
||||
int smu_v14_0_set_power_source(struct smu_context *smu,
|
||||
enum smu_power_src_type power_src);
|
||||
|
||||
int smu_v14_0_set_single_dpm_table(struct smu_context *smu,
|
||||
enum smu_clk_type clk_type,
|
||||
struct smu_14_0_dpm_table *single_dpm_table);
|
||||
|
||||
int smu_v14_0_gfx_ulv_control(struct smu_context *smu,
|
||||
bool enablement);
|
||||
|
||||
int smu_v14_0_wait_for_event(struct smu_context *smu, enum smu_event_type event,
|
||||
uint64_t event_arg);
|
||||
|
||||
int smu_v14_0_set_vcn_enable(struct smu_context *smu,
|
||||
bool enable);
|
||||
|
||||
int smu_v14_0_set_jpeg_enable(struct smu_context *smu,
|
||||
bool enable);
|
||||
|
||||
int smu_v14_0_init_pptable_microcode(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_run_btc(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_gpo_control(struct smu_context *smu,
|
||||
bool enablement);
|
||||
|
||||
int smu_v14_0_deep_sleep_control(struct smu_context *smu,
|
||||
bool enablement);
|
||||
|
||||
int smu_v14_0_set_gfx_power_up_by_imu(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_set_default_dpm_tables(struct smu_context *smu);
|
||||
|
||||
int smu_v14_0_get_pptable_from_firmware(struct smu_context *smu,
|
||||
void **table,
|
||||
uint32_t *size,
|
||||
uint32_t pptable_id);
|
||||
|
||||
int smu_v14_0_od_edit_dpm_table(struct smu_context *smu,
|
||||
enum PP_OD_DPM_TABLE_COMMAND type,
|
||||
long input[], uint32_t size);
|
||||
|
||||
void smu_v14_0_set_smu_mailbox_registers(struct smu_context *smu);
|
||||
|
||||
#endif
|
||||
#endif
|
30
drivers/gpu/drm/amd/pm/swsmu/smu14/Makefile
Normal file
30
drivers/gpu/drm/amd/pm/swsmu/smu14/Makefile
Normal file
@ -0,0 +1,30 @@
|
||||
#
|
||||
# Copyright 2023 Advanced Micro Devices, Inc.
|
||||
#
|
||||
# Permission is hereby granted, free of charge, to any person obtaining a
|
||||
# copy of this software and associated documentation files (the "Software"),
|
||||
# to deal in the Software without restriction, including without limitation
|
||||
# the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
# and/or sell copies of the Software, and to permit persons to whom the
|
||||
# Software is furnished to do so, subject to the following conditions:
|
||||
#
|
||||
# The above copyright notice and this permission notice shall be included in
|
||||
# all copies or substantial portions of the Software.
|
||||
#
|
||||
# THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
# IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
# FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
# THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
# OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
# ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
# OTHER DEALINGS IN THE SOFTWARE.
|
||||
#
|
||||
#
|
||||
# Makefile for the 'smu manager' sub-component of powerplay.
|
||||
# It provides the smu management services for the driver.
|
||||
|
||||
SMU14_MGR = smu_v14_0.o smu_v14_0_0_ppt.o
|
||||
|
||||
AMD_SWSMU_SMU14MGR = $(addprefix $(AMD_SWSMU_PATH)/smu14/,$(SMU14_MGR))
|
||||
|
||||
AMD_POWERPLAY_FILES += $(AMD_SWSMU_SMU14MGR)
|
1727
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
Normal file
1727
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0.c
Normal file
File diff suppressed because it is too large
Load Diff
1078
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
Normal file
1078
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.c
Normal file
File diff suppressed because it is too large
Load Diff
28
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.h
Normal file
28
drivers/gpu/drm/amd/pm/swsmu/smu14/smu_v14_0_0_ppt.h
Normal file
@ -0,0 +1,28 @@
|
||||
/*
|
||||
* Copyright 2023 Advanced Micro Devices, Inc.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a
|
||||
* copy of this software and associated documentation files (the "Software"),
|
||||
* to deal in the Software without restriction, including without limitation
|
||||
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||||
* and/or sell copies of the Software, and to permit persons to whom the
|
||||
* Software is furnished to do so, subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in
|
||||
* all copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||||
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||||
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||||
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||||
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||||
* OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
*/
|
||||
#ifndef __SMU_V14_0_0_PPT_H__
|
||||
#define __SMU_V14_0_0_PPT_H__
|
||||
|
||||
extern void smu_v14_0_0_set_ppt_funcs(struct smu_context *smu);
|
||||
|
||||
#endif
|
Loading…
x
Reference in New Issue
Block a user