5c40d493e2
Add UART, I2C, SATA device tree nodes on Broadcom BCM7xxx MIPS-based platforms. Signed-off-by: Jaedon Shin <jaedon.shin@gmail.com> Reviewed-by: Florian Fainelli <f.fainelli@gmail.com> Cc: Kevin Cernekee <cernekee@gmail.com> Cc: Dragan Stancevic <dragan.stancevic@gmail.com> Cc: Linux-MIPS <linux-mips@linux-mips.org> Patchwork: https://patchwork.linux-mips.org/patch/13016/ Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
205 lines
4.4 KiB
Plaintext
205 lines
4.4 KiB
Plaintext
/ {
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
compatible = "brcm,bcm7125";
|
|
|
|
cpus {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
mips-hpt-frequency = <202500000>;
|
|
|
|
cpu@0 {
|
|
compatible = "brcm,bmips4380";
|
|
device_type = "cpu";
|
|
reg = <0>;
|
|
};
|
|
|
|
cpu@1 {
|
|
compatible = "brcm,bmips4380";
|
|
device_type = "cpu";
|
|
reg = <1>;
|
|
};
|
|
};
|
|
|
|
aliases {
|
|
uart0 = &uart0;
|
|
};
|
|
|
|
cpu_intc: cpu_intc {
|
|
#address-cells = <0>;
|
|
compatible = "mti,cpu-interrupt-controller";
|
|
|
|
interrupt-controller;
|
|
#interrupt-cells = <1>;
|
|
};
|
|
|
|
clocks {
|
|
uart_clk: uart_clk {
|
|
compatible = "fixed-clock";
|
|
#clock-cells = <0>;
|
|
clock-frequency = <81000000>;
|
|
};
|
|
};
|
|
|
|
rdb {
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
|
|
compatible = "simple-bus";
|
|
ranges = <0 0x10000000 0x01000000>;
|
|
|
|
periph_intc: periph_intc@441400 {
|
|
compatible = "brcm,bcm7038-l1-intc";
|
|
reg = <0x441400 0x30>, <0x441600 0x30>;
|
|
|
|
interrupt-controller;
|
|
#interrupt-cells = <1>;
|
|
|
|
interrupt-parent = <&cpu_intc>;
|
|
interrupts = <2>, <3>;
|
|
};
|
|
|
|
sun_l2_intc: sun_l2_intc@401800 {
|
|
compatible = "brcm,l2-intc";
|
|
reg = <0x401800 0x30>;
|
|
interrupt-controller;
|
|
#interrupt-cells = <1>;
|
|
interrupt-parent = <&periph_intc>;
|
|
interrupts = <23>;
|
|
};
|
|
|
|
gisb-arb@400000 {
|
|
compatible = "brcm,bcm7400-gisb-arb";
|
|
reg = <0x400000 0xdc>;
|
|
native-endian;
|
|
interrupt-parent = <&sun_l2_intc>;
|
|
interrupts = <0>, <2>;
|
|
brcm,gisb-arb-master-mask = <0x2f7>;
|
|
brcm,gisb-arb-master-names = "ssp_0", "cpu_0", "pci_0",
|
|
"bsp_0", "rdc_0", "rptd_0",
|
|
"avd_0", "jtag_0";
|
|
};
|
|
|
|
upg_irq0_intc: upg_irq0_intc@406780 {
|
|
compatible = "brcm,bcm7120-l2-intc";
|
|
reg = <0x406780 0x8>;
|
|
|
|
brcm,int-map-mask = <0x44>, <0xf000000>;
|
|
brcm,int-fwd-mask = <0x70000>;
|
|
|
|
interrupt-controller;
|
|
#interrupt-cells = <1>;
|
|
|
|
interrupt-parent = <&periph_intc>;
|
|
interrupts = <18>, <19>;
|
|
interrupt-names = "upg_main", "upg_bsc";
|
|
};
|
|
|
|
sun_top_ctrl: syscon@404000 {
|
|
compatible = "brcm,bcm7125-sun-top-ctrl", "syscon";
|
|
reg = <0x404000 0x60c>;
|
|
native-endian;
|
|
};
|
|
|
|
reboot {
|
|
compatible = "brcm,bcm7038-reboot";
|
|
syscon = <&sun_top_ctrl 0x8 0x14>;
|
|
};
|
|
|
|
uart0: serial@406b00 {
|
|
compatible = "ns16550a";
|
|
reg = <0x406b00 0x20>;
|
|
reg-io-width = <0x4>;
|
|
reg-shift = <0x2>;
|
|
native-endian;
|
|
interrupt-parent = <&periph_intc>;
|
|
interrupts = <21>;
|
|
clocks = <&uart_clk>;
|
|
status = "disabled";
|
|
};
|
|
|
|
uart1: serial@406b40 {
|
|
compatible = "ns16550a";
|
|
reg = <0x406b40 0x20>;
|
|
reg-io-width = <0x4>;
|
|
reg-shift = <0x2>;
|
|
native-endian;
|
|
interrupt-parent = <&periph_intc>;
|
|
interrupts = <64>;
|
|
clocks = <&uart_clk>;
|
|
status = "disabled";
|
|
};
|
|
|
|
uart2: serial@406b80 {
|
|
compatible = "ns16550a";
|
|
reg = <0x406b80 0x20>;
|
|
reg-io-width = <0x4>;
|
|
reg-shift = <0x2>;
|
|
native-endian;
|
|
interrupt-parent = <&periph_intc>;
|
|
interrupts = <65>;
|
|
clocks = <&uart_clk>;
|
|
status = "disabled";
|
|
};
|
|
|
|
bsca: i2c@406200 {
|
|
clock-frequency = <390000>;
|
|
compatible = "brcm,brcmstb-i2c";
|
|
interrupt-parent = <&upg_irq0_intc>;
|
|
reg = <0x406200 0x58>;
|
|
interrupts = <24>;
|
|
interrupt-names = "upg_bsca";
|
|
status = "disabled";
|
|
};
|
|
|
|
bscb: i2c@406280 {
|
|
clock-frequency = <390000>;
|
|
compatible = "brcm,brcmstb-i2c";
|
|
interrupt-parent = <&upg_irq0_intc>;
|
|
reg = <0x406280 0x58>;
|
|
interrupts = <25>;
|
|
interrupt-names = "upg_bscb";
|
|
status = "disabled";
|
|
};
|
|
|
|
bscc: i2c@406300 {
|
|
clock-frequency = <390000>;
|
|
compatible = "brcm,brcmstb-i2c";
|
|
interrupt-parent = <&upg_irq0_intc>;
|
|
reg = <0x406300 0x58>;
|
|
interrupts = <26>;
|
|
interrupt-names = "upg_bscc";
|
|
status = "disabled";
|
|
};
|
|
|
|
bscd: i2c@406380 {
|
|
clock-frequency = <390000>;
|
|
compatible = "brcm,brcmstb-i2c";
|
|
interrupt-parent = <&upg_irq0_intc>;
|
|
reg = <0x406380 0x58>;
|
|
interrupts = <27>;
|
|
interrupt-names = "upg_bscd";
|
|
status = "disabled";
|
|
};
|
|
|
|
ehci0: usb@488300 {
|
|
compatible = "brcm,bcm7125-ehci", "generic-ehci";
|
|
reg = <0x488300 0x100>;
|
|
native-endian;
|
|
interrupt-parent = <&periph_intc>;
|
|
interrupts = <60>;
|
|
status = "disabled";
|
|
};
|
|
|
|
ohci0: usb@488400 {
|
|
compatible = "brcm,bcm7125-ohci", "generic-ohci";
|
|
reg = <0x488400 0x100>;
|
|
native-endian;
|
|
interrupt-parent = <&periph_intc>;
|
|
interrupts = <61>;
|
|
status = "disabled";
|
|
};
|
|
};
|
|
};
|