The XLP USB controller appears as a device on the internal SoC PCIe bus, the block has 2 EHCI blocks and 4 OHCI blocks. Change are to: * Add files netlogic/xlp/usb-init.c and asm/netlogic/xlp-hal/usb.h to initialize the USB controller and define PCI fixups. The PCI fixups are to setup interrupts and DMA mask. * Update include/asm/xlp-hal/{iomap.h,pic.h,xlp.h} to add interrupt mapping for EHCI/OHCI interrupts. Signed-off-by: Ganesan Ramalingam <ganesanr@netlogicmicro.com> Signed-off-by: Jayachandran C <jayachandranc@netlogicmicro.com> Cc: linux-mips@linux-mips.org Patchwork: https://patchwork.linux-mips.org/patch/3756/ Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
65 lines
2.5 KiB
C
65 lines
2.5 KiB
C
/*
|
|
* Copyright (c) 2003-2012 Broadcom Corporation
|
|
* All Rights Reserved
|
|
*
|
|
* This software is available to you under a choice of one of two
|
|
* licenses. You may choose to be licensed under the terms of the GNU
|
|
* General Public License (GPL) Version 2, available from the file
|
|
* COPYING in the main directory of this source tree, or the Broadcom
|
|
* license below:
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
*
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in
|
|
* the documentation and/or other materials provided with the
|
|
* distribution.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY BROADCOM ``AS IS'' AND ANY EXPRESS OR
|
|
* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
|
|
* WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL BROADCOM OR CONTRIBUTORS BE LIABLE
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
|
|
* BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
|
|
* WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
|
|
* OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
|
|
* IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
*/
|
|
|
|
#ifndef __NLM_HAL_USB_H__
|
|
#define __NLM_HAL_USB_H__
|
|
|
|
#define USB_CTL_0 0x01
|
|
#define USB_PHY_0 0x0A
|
|
#define USB_PHY_RESET 0x01
|
|
#define USB_PHY_PORT_RESET_0 0x10
|
|
#define USB_PHY_PORT_RESET_1 0x20
|
|
#define USB_CONTROLLER_RESET 0x01
|
|
#define USB_INT_STATUS 0x0E
|
|
#define USB_INT_EN 0x0F
|
|
#define USB_PHY_INTERRUPT_EN 0x01
|
|
#define USB_OHCI_INTERRUPT_EN 0x02
|
|
#define USB_OHCI_INTERRUPT1_EN 0x04
|
|
#define USB_OHCI_INTERRUPT2_EN 0x08
|
|
#define USB_CTRL_INTERRUPT_EN 0x10
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
#define nlm_read_usb_reg(b, r) nlm_read_reg(b, r)
|
|
#define nlm_write_usb_reg(b, r, v) nlm_write_reg(b, r, v)
|
|
#define nlm_get_usb_pcibase(node, inst) \
|
|
nlm_pcicfg_base(XLP_IO_USB_OFFSET(node, inst))
|
|
#define nlm_get_usb_hcd_base(node, inst) \
|
|
nlm_xkphys_map_pcibar0(nlm_get_usb_pcibase(node, inst))
|
|
#define nlm_get_usb_regbase(node, inst) \
|
|
(nlm_get_usb_pcibase(node, inst) + XLP_IO_PCI_HDRSZ)
|
|
|
|
#endif
|
|
#endif /* __NLM_HAL_USB_H__ */
|