linux/Documentation
Magnus Damm 1be8c9fd2a dt-bindings: timer: renesas, cmt: Update R-Car Gen3 CMT1 usage
The R-Car Gen3 SoCs so far come with a total for 4 on-chip CMT devices:
 - CMT0
 - CMT1
 - CMT2
 - CMT3

CMT0 includes two rather basic 32-bit timer channels. The rest of the on-chip
CMT devices support 48-bit counters and have 8 channels each.

Based on the data sheet information "CMT2/3 are exactly same as CMT1"
it seems that CMT2 and CMT3 now use the CMT1 compat string in the DTSI.

Clarify this in the DT binding documentation by describing R-Car Gen3 and
RZ/G2 CMT1 as "48-bit CMT devices".

Signed-off-by: Magnus Damm <damm+renesas@opensource.se>
Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be>
Reviewed-by: Rob Herring <robh@kernel.org>
Reviewed-by: Simon Horman <horms+renesas@verge.net.au>
Signed-off-by: Daniel Lezcano <daniel.lezcano@linaro.org>
2019-08-27 00:31:39 +02:00
..
2019-07-16 12:21:41 -07:00
2019-06-28 09:04:14 -06:00
2019-07-16 12:21:41 -07:00
2019-07-02 10:19:34 +02:00
2019-05-31 11:13:10 +02:00
2019-07-20 09:34:55 -07:00
2019-06-27 07:35:47 -04:00
2019-07-16 12:21:41 -07:00
2019-07-18 12:26:59 -07:00
2019-07-15 11:03:04 -03:00
2019-07-16 12:21:41 -07:00
2019-06-27 21:22:15 +08:00
2019-07-18 10:47:59 -07:00
2019-07-16 12:21:41 -07:00