Christoffer Dall 368400e242 ARM: dts: vexpress: Support GICC_DIR operations
The GICv2 CPU interface registers span across 8K, not 4K as indicated in
the DT.  Only the GICC_DIR register is located after the initial 4K
boundary, leaving a functional system but without support for separately
EOI'ing and deactivating interrupts.

After this change the system supports split priority drop and interrupt
deactivation.

Acked-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
[sudeep.holla@arm.com: included same fix for tc1 platform too]
Signed-off-by: Sudeep Holla <sudeep.holla@arm.com>
2016-12-30 14:54:30 +00:00
..
2016-12-17 16:41:10 -08:00
2016-11-07 19:19:35 -08:00
2016-11-07 19:19:35 -08:00
2016-12-25 10:47:44 +01:00
2016-12-25 10:47:44 +01:00
2016-12-25 10:47:44 +01:00
2016-12-15 15:39:02 -08:00