MSM bus scaling has moved on to use interconnect framework and downstream bus scaling apis are not present anymore. Remove them as they are nop anyways in the current code, no functional change. Signed-off-by: Sai Prakash Ranjan <saiprakash.ranjan@codeaurora.org> Signed-off-by: Rob Clark <robdclark@chromium.org>
192 lines
5.3 KiB
C
192 lines
5.3 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* Copyright (c) 2015, The Linux Foundation. All rights reserved.
|
|
*/
|
|
|
|
#include <drm/drm_crtc.h>
|
|
#include <drm/drm_probe_helper.h>
|
|
|
|
#include "mdp5_kms.h"
|
|
|
|
static struct mdp5_kms *get_kms(struct drm_encoder *encoder)
|
|
{
|
|
struct msm_drm_private *priv = encoder->dev->dev_private;
|
|
return to_mdp5_kms(to_mdp_kms(priv->kms));
|
|
}
|
|
|
|
#define VSYNC_CLK_RATE 19200000
|
|
static int pingpong_tearcheck_setup(struct drm_encoder *encoder,
|
|
struct drm_display_mode *mode)
|
|
{
|
|
struct mdp5_kms *mdp5_kms = get_kms(encoder);
|
|
struct device *dev = encoder->dev->dev;
|
|
u32 total_lines_x100, vclks_line, cfg;
|
|
long vsync_clk_speed;
|
|
struct mdp5_hw_mixer *mixer = mdp5_crtc_get_mixer(encoder->crtc);
|
|
int pp_id = mixer->pp;
|
|
|
|
if (IS_ERR_OR_NULL(mdp5_kms->vsync_clk)) {
|
|
DRM_DEV_ERROR(dev, "vsync_clk is not initialized\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
total_lines_x100 = mode->vtotal * drm_mode_vrefresh(mode);
|
|
if (!total_lines_x100) {
|
|
DRM_DEV_ERROR(dev, "%s: vtotal(%d) or vrefresh(%d) is 0\n",
|
|
__func__, mode->vtotal, drm_mode_vrefresh(mode));
|
|
return -EINVAL;
|
|
}
|
|
|
|
vsync_clk_speed = clk_round_rate(mdp5_kms->vsync_clk, VSYNC_CLK_RATE);
|
|
if (vsync_clk_speed <= 0) {
|
|
DRM_DEV_ERROR(dev, "vsync_clk round rate failed %ld\n",
|
|
vsync_clk_speed);
|
|
return -EINVAL;
|
|
}
|
|
vclks_line = vsync_clk_speed * 100 / total_lines_x100;
|
|
|
|
cfg = MDP5_PP_SYNC_CONFIG_VSYNC_COUNTER_EN
|
|
| MDP5_PP_SYNC_CONFIG_VSYNC_IN_EN;
|
|
cfg |= MDP5_PP_SYNC_CONFIG_VSYNC_COUNT(vclks_line);
|
|
|
|
mdp5_write(mdp5_kms, REG_MDP5_PP_SYNC_CONFIG_VSYNC(pp_id), cfg);
|
|
mdp5_write(mdp5_kms,
|
|
REG_MDP5_PP_SYNC_CONFIG_HEIGHT(pp_id), 0xfff0);
|
|
mdp5_write(mdp5_kms,
|
|
REG_MDP5_PP_VSYNC_INIT_VAL(pp_id), mode->vdisplay);
|
|
mdp5_write(mdp5_kms, REG_MDP5_PP_RD_PTR_IRQ(pp_id), mode->vdisplay + 1);
|
|
mdp5_write(mdp5_kms, REG_MDP5_PP_START_POS(pp_id), mode->vdisplay);
|
|
mdp5_write(mdp5_kms, REG_MDP5_PP_SYNC_THRESH(pp_id),
|
|
MDP5_PP_SYNC_THRESH_START(4) |
|
|
MDP5_PP_SYNC_THRESH_CONTINUE(4));
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int pingpong_tearcheck_enable(struct drm_encoder *encoder)
|
|
{
|
|
struct mdp5_kms *mdp5_kms = get_kms(encoder);
|
|
struct mdp5_hw_mixer *mixer = mdp5_crtc_get_mixer(encoder->crtc);
|
|
int pp_id = mixer->pp;
|
|
int ret;
|
|
|
|
ret = clk_set_rate(mdp5_kms->vsync_clk,
|
|
clk_round_rate(mdp5_kms->vsync_clk, VSYNC_CLK_RATE));
|
|
if (ret) {
|
|
DRM_DEV_ERROR(encoder->dev->dev,
|
|
"vsync_clk clk_set_rate failed, %d\n", ret);
|
|
return ret;
|
|
}
|
|
ret = clk_prepare_enable(mdp5_kms->vsync_clk);
|
|
if (ret) {
|
|
DRM_DEV_ERROR(encoder->dev->dev,
|
|
"vsync_clk clk_prepare_enable failed, %d\n", ret);
|
|
return ret;
|
|
}
|
|
|
|
mdp5_write(mdp5_kms, REG_MDP5_PP_TEAR_CHECK_EN(pp_id), 1);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void pingpong_tearcheck_disable(struct drm_encoder *encoder)
|
|
{
|
|
struct mdp5_kms *mdp5_kms = get_kms(encoder);
|
|
struct mdp5_hw_mixer *mixer = mdp5_crtc_get_mixer(encoder->crtc);
|
|
int pp_id = mixer->pp;
|
|
|
|
mdp5_write(mdp5_kms, REG_MDP5_PP_TEAR_CHECK_EN(pp_id), 0);
|
|
clk_disable_unprepare(mdp5_kms->vsync_clk);
|
|
}
|
|
|
|
void mdp5_cmd_encoder_mode_set(struct drm_encoder *encoder,
|
|
struct drm_display_mode *mode,
|
|
struct drm_display_mode *adjusted_mode)
|
|
{
|
|
mode = adjusted_mode;
|
|
|
|
DBG("set mode: " DRM_MODE_FMT, DRM_MODE_ARG(mode));
|
|
pingpong_tearcheck_setup(encoder, mode);
|
|
mdp5_crtc_set_pipeline(encoder->crtc);
|
|
}
|
|
|
|
void mdp5_cmd_encoder_disable(struct drm_encoder *encoder)
|
|
{
|
|
struct mdp5_encoder *mdp5_cmd_enc = to_mdp5_encoder(encoder);
|
|
struct mdp5_ctl *ctl = mdp5_cmd_enc->ctl;
|
|
struct mdp5_interface *intf = mdp5_cmd_enc->intf;
|
|
struct mdp5_pipeline *pipeline = mdp5_crtc_get_pipeline(encoder->crtc);
|
|
|
|
if (WARN_ON(!mdp5_cmd_enc->enabled))
|
|
return;
|
|
|
|
pingpong_tearcheck_disable(encoder);
|
|
|
|
mdp5_ctl_set_encoder_state(ctl, pipeline, false);
|
|
mdp5_ctl_commit(ctl, pipeline, mdp_ctl_flush_mask_encoder(intf), true);
|
|
|
|
mdp5_cmd_enc->enabled = false;
|
|
}
|
|
|
|
void mdp5_cmd_encoder_enable(struct drm_encoder *encoder)
|
|
{
|
|
struct mdp5_encoder *mdp5_cmd_enc = to_mdp5_encoder(encoder);
|
|
struct mdp5_ctl *ctl = mdp5_cmd_enc->ctl;
|
|
struct mdp5_interface *intf = mdp5_cmd_enc->intf;
|
|
struct mdp5_pipeline *pipeline = mdp5_crtc_get_pipeline(encoder->crtc);
|
|
|
|
if (WARN_ON(mdp5_cmd_enc->enabled))
|
|
return;
|
|
|
|
if (pingpong_tearcheck_enable(encoder))
|
|
return;
|
|
|
|
mdp5_ctl_commit(ctl, pipeline, mdp_ctl_flush_mask_encoder(intf), true);
|
|
|
|
mdp5_ctl_set_encoder_state(ctl, pipeline, true);
|
|
|
|
mdp5_cmd_enc->enabled = true;
|
|
}
|
|
|
|
int mdp5_cmd_encoder_set_split_display(struct drm_encoder *encoder,
|
|
struct drm_encoder *slave_encoder)
|
|
{
|
|
struct mdp5_encoder *mdp5_cmd_enc = to_mdp5_encoder(encoder);
|
|
struct mdp5_kms *mdp5_kms;
|
|
struct device *dev;
|
|
int intf_num;
|
|
u32 data = 0;
|
|
|
|
if (!encoder || !slave_encoder)
|
|
return -EINVAL;
|
|
|
|
mdp5_kms = get_kms(encoder);
|
|
intf_num = mdp5_cmd_enc->intf->num;
|
|
|
|
/* Switch slave encoder's trigger MUX, to use the master's
|
|
* start signal for the slave encoder
|
|
*/
|
|
if (intf_num == 1)
|
|
data |= MDP5_SPLIT_DPL_UPPER_INTF2_SW_TRG_MUX;
|
|
else if (intf_num == 2)
|
|
data |= MDP5_SPLIT_DPL_UPPER_INTF1_SW_TRG_MUX;
|
|
else
|
|
return -EINVAL;
|
|
|
|
/* Smart Panel, Sync mode */
|
|
data |= MDP5_SPLIT_DPL_UPPER_SMART_PANEL;
|
|
|
|
dev = &mdp5_kms->pdev->dev;
|
|
|
|
/* Make sure clocks are on when connectors calling this function. */
|
|
pm_runtime_get_sync(dev);
|
|
mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_UPPER, data);
|
|
|
|
mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_LOWER,
|
|
MDP5_SPLIT_DPL_LOWER_SMART_PANEL);
|
|
mdp5_write(mdp5_kms, REG_MDP5_SPLIT_DPL_EN, 1);
|
|
pm_runtime_put_sync(dev);
|
|
|
|
return 0;
|
|
}
|