bdc753c7fc
late breaking reports that a patch series to rework clk rate range support broke boot on some devices, so I've left that branch out of this PR. Hopefully we can get to that next week, or punt on it and let it bake another cycle. That means we don't really have any changes to the core framework this time around besides a few typo fixes. Instead this is all clk driver updates and fixes. The usual suspects are here (again), with Qualcomm dominating the diffstat. We look to have gained support for quite a few new Qualcomm SoCs and Dmitry worked on updating many of the existing Qualcomm drivers to use clk_parent_data. After that we have MediaTek drivers getting some much needed updates, in particular to support GPU DVFS. There are also quite a few Samsung clk driver patches, but that's mostly because there was a maintainer change and so last release we missed some of those patches. Overall things look normal, but I'm slowly reviewing core framework code nowadays and that shows given the rate range patches had to be yanked last minute. Let's hope this situation changes soon. New Drivers: - Support for Renesas VersaClock7 clock generator family - Add Spreadtrum UMS512 SoC clk support - New clock drivers for MediaTek Helio X10 MT6795 - Display clks for Qualcomm SM6115, SM8450 - GPU clks for Qualcomm SC8280XP - Qualcomm MSM8909 and SM6375 global and SMD RPM clk drivers Deleted Drivers: - Remove DaVinci DM644x and DM646x clk driver support Updates: - Convert Baikal-T1 CCU driver to platform driver - Split reset support out of primary Baikal-T1 CCU driver - Add some missing clks required for RPiVid Video Decoder on RaspberryPi - Mark PLLC critical on bcm2835 - More devm helpers for fixed rate registration - Various PXA168 clk driver fixes - Add resets for MediaTek MT8195 PCIe and USB - Miscellaneous of_node_put() fixes - Nuke dt-bindings/clk path (again) by moving headers to dt-bindings/clock - Convert gpio-clk-gate binding to YAML - Various fixes to AMD/Xilinx Zynqmp clk driver - Graduate AMD/Xilinx "clocking wizard" driver from staging - Add missing DPI1_HDMI clock in MT8195 VDOSYS1 - Clock driver changes to support GPU DVFS on MT8183, MT8192, MT8195 - Fix GPU clock topology on MT8195 - Propogate rate changes from GPU clock gate up the tree - Clock mux notifiers for GPU-related PLLs - Conversion of more "simple" drivers to mtk_clk_simple_probe() - Hook up mtk_clk_simple_remove() for "simple" MT8192 clock drivers - Fixes to previous |struct clk| to |struct clk_hw| conversion on MediaTek - Shrink MT8192 clock driver by deduplicating clock parent lists - Change order between 'sim_enet_root_clk' and 'enet_qos_root_clk' clocks for i.MX8MP - Drop unnecessary newline in i.MX8MM dt-bindings - Add more MU1 and SAI clocks dt-bindings Ids - Introduce slice busy bit check for i.MX93 composite clock - Introduce white list bit check for i.MX93 composite clock - Add new i.MX93 clock gate - Add MU1 and MU2 clocks to i.MX93 clock provider - Add SAI IPG clocks to i.MX93 clock provider - add generic clocks for U(S)ART available on SAMA5D2 SoCs - reset controller support for Polarfire clocks - .round_rate and .set rate support for clk-mpfs - code cleanup for clk-mpfs - PLL support for PolarFire SoC's Clock Conditioning Circuitry - Add watchdog, I2C, pin control/GPIO, and Ethernet clocks on R-Car V4H - Add SDHI, Timer (CMT/TMU), and SPI (MSIOF) clocks on R-Car S4-8 - Add I2C clocks and resets on RZ/V2M - Document clock support for the RZ/Five SoC - mux-variant clock using the table variant to select parents - clock controller for the rv1126 soc - conversion of rk3128 to yaml and relicensing of the yaml bindings to gpl2+MIT (following dt-binding guildelines) - Exynos7885: add FSYS, TREX and MFC clock controllers - Exynos850: add IS and AUD (audio) clock controllers with bindings - ExynosAutov9: add FSYS clock controllers with bindings - ExynosAutov9: correct clock IDs in bindings of Peric 0 and 1 clock controllers, due to duplicated entries. This is an acceptable ABI break: recently developed/added platform so without legacies, acked by known users/developers - ExynosAutov9: add few missing Peric 0/1 gates - ExynosAutov9: correct register offsets of few Peric 0/1 clocks - Minor code improvements (use of_device_get_match_data() helper, code style) - Add Krzysztof Kozlowski as co-maintainer of Samsung SoC clocks, as he already maintainers that architecture/platform - Keep Qualcomm GDSCs enabled when PWRSTS_RET flag is there, solving retention issues during suspend of USB on Qualcomm sc7180/sc7280 and SC8280XP - Qualcomm SM6115 and QCM2260 are moved to reuse PLL configuration - Qualcomm SDM660 SDCC1 moved to floor clk ops - Support for the APCS PLLs for Qualcomm IPQ8064, IPQ8074 and IPQ6018 was added/fixed - The Qualcomm MSM8996 CPU clocks are updated with support for ACD - Support for Qualcomm SDM670 GCC and RPMh clks was added - Transition to parent_data, parent_hws and use of ARRAY_SIZE() for num_parents was done for many Qualcomm SoCs - Support for per-reset defined delay on Qualcomm was introduced -----BEGIN PGP SIGNATURE----- iQJFBAABCAAvFiEE9L57QeeUxqYDyoaDrQKIl8bklSUFAmM/trwRHHNib3lkQGtl cm5lbC5vcmcACgkQrQKIl8bklSUEoA/+LiftbrF8Xtu7lGdxRjqLzRftUmHaUQWO d0cadtzMsgxzFJsxp99IiJBVJoaYCBOGlnZDx8p/JGv+mmdhl5+yHgKQbR8nEmTk 5A+bdA1okOdm8SPBPMcLvuMjsgmx+DHkuxvnC2hT8ZGfQDoa+6PnObpP30LJkHT0 oVY8g8ScEuHI5eJcNz3UgxAetKeJd+WRQPxKCrjsOeyhWuNAJ7wdTVQjjzH49X4C RS3fjeHvhr2VZm23IgildY++a6hPO72gtBjEpDRoFwnmWAVqUtxiwptoJJNkC5kB toD/ndQHOLh/XOJFKgksS20L4JHtSp5F3Ma8sIuOjAXmDCyqMdTQhydnl5Pyrow+ ct8BMUGkx0Sw8pXBJYINtHpwTtIxvLu/sBNqBb/lRCWd8byrPlUnKvF/COcoxp27 miZTwJI28fHU5a2K/46iWZCI5YUvVcnBSz8WbEWWvOltIT8S0JvZozA3KuRm5vys /k2HaQwO2I0QWQzPjfg6SRlTTWH6p+Hc47fSg7LSM6Scsb7ZraajTM2QOvgn7Mgp m/136q7jr9mvuLqqy1fBY3F2hDZYNSJX+UfmIFcpCyxvht0GVFN9YCc+Ibgyl2vQ P3b9LXV2OqhtDJg6ds7v8aPgAGUwUFO8GTPBG1cuom7z5u/kdIpjKaFAyr8wWSuJ wqPIFevggsA= =9jI+ -----END PGP SIGNATURE----- Merge tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/clk/linux Pull clk updates from Stephen Boyd: "We have some late breaking reports that a patch series to rework clk rate range support broke boot on some devices, so I've left that branch out of this. Hopefully we can get to that next week, or punt on it and let it bake another cycle. That means we don't really have any changes to the core framework this time around besides a few typo fixes. Instead this is all clk driver updates and fixes. The usual suspects are here (again), with Qualcomm dominating the diffstat. We look to have gained support for quite a few new Qualcomm SoCs and Dmitry worked on updating many of the existing Qualcomm drivers to use clk_parent_data. After that we have MediaTek drivers getting some much needed updates, in particular to support GPU DVFS. There are also quite a few Samsung clk driver patches, but that's mostly because there was a maintainer change and so last release we missed some of those patches. Overall things look normal, but I'm slowly reviewing core framework code nowadays and that shows given the rate range patches had to be yanked last minute. Let's hope this situation changes soon. New Drivers: - Support for Renesas VersaClock7 clock generator family - Add Spreadtrum UMS512 SoC clk support - New clock drivers for MediaTek Helio X10 MT6795 - Display clks for Qualcomm SM6115, SM8450 - GPU clks for Qualcomm SC8280XP - Qualcomm MSM8909 and SM6375 global and SMD RPM clk drivers Deleted Drivers: - Remove DaVinci DM644x and DM646x clk driver support Updates: - Convert Baikal-T1 CCU driver to platform driver - Split reset support out of primary Baikal-T1 CCU driver - Add some missing clks required for RPiVid Video Decoder on RaspberryPi - Mark PLLC critical on bcm2835 - More devm helpers for fixed rate registration - Various PXA168 clk driver fixes - Add resets for MediaTek MT8195 PCIe and USB - Miscellaneous of_node_put() fixes - Nuke dt-bindings/clk path (again) by moving headers to dt-bindings/clock - Convert gpio-clk-gate binding to YAML - Various fixes to AMD/Xilinx Zynqmp clk driver - Graduate AMD/Xilinx "clocking wizard" driver from staging - Add missing DPI1_HDMI clock in MT8195 VDOSYS1 - Clock driver changes to support GPU DVFS on MT8183, MT8192, MT8195 - Fix GPU clock topology on MT8195 - Propogate rate changes from GPU clock gate up the tree - Clock mux notifiers for GPU-related PLLs - Conversion of more "simple" drivers to mtk_clk_simple_probe() - Hook up mtk_clk_simple_remove() for "simple" MT8192 clock drivers - Fixes to previous |struct clk| to |struct clk_hw| conversion on MediaTek - Shrink MT8192 clock driver by deduplicating clock parent lists - Change order between 'sim_enet_root_clk' and 'enet_qos_root_clk' clocks for i.MX8MP - Drop unnecessary newline in i.MX8MM dt-bindings - Add more MU1 and SAI clocks dt-bindings Ids - Introduce slice busy bit check for i.MX93 composite clock - Introduce white list bit check for i.MX93 composite clock - Add new i.MX93 clock gate - Add MU1 and MU2 clocks to i.MX93 clock provider - Add SAI IPG clocks to i.MX93 clock provider - add generic clocks for U(S)ART available on SAMA5D2 SoCs - reset controller support for Polarfire clocks - .round_rate and .set rate support for clk-mpfs - code cleanup for clk-mpfs - PLL support for PolarFire SoC's Clock Conditioning Circuitry - Add watchdog, I2C, pin control/GPIO, and Ethernet clocks on R-Car V4H - Add SDHI, Timer (CMT/TMU), and SPI (MSIOF) clocks on R-Car S4-8 - Add I2C clocks and resets on RZ/V2M - Document clock support for the RZ/Five SoC - mux-variant clock using the table variant to select parents - clock controller for the rv1126 soc - conversion of rk3128 to yaml and relicensing of the yaml bindings to gpl2+MIT (following dt-binding guildelines) - Exynos7885: add FSYS, TREX and MFC clock controllers - Exynos850: add IS and AUD (audio) clock controllers with bindings - ExynosAutov9: add FSYS clock controllers with bindings - ExynosAutov9: correct clock IDs in bindings of Peric 0 and 1 clock controllers, due to duplicated entries. This is an acceptable ABI break: recently developed/added platform so without legacies, acked by known users/developers - ExynosAutov9: add few missing Peric 0/1 gates - ExynosAutov9: correct register offsets of few Peric 0/1 clocks - Minor code improvements (use of_device_get_match_data() helper, code style) - Add Krzysztof Kozlowski as co-maintainer of Samsung SoC clocks, as he already maintainers that architecture/platform - Keep Qualcomm GDSCs enabled when PWRSTS_RET flag is there, solving retention issues during suspend of USB on Qualcomm sc7180/sc7280 and SC8280XP - Qualcomm SM6115 and QCM2260 are moved to reuse PLL configuration - Qualcomm SDM660 SDCC1 moved to floor clk ops - Support for the APCS PLLs for Qualcomm IPQ8064, IPQ8074 and IPQ6018 was added/fixed - The Qualcomm MSM8996 CPU clocks are updated with support for ACD - Support for Qualcomm SDM670 GCC and RPMh clks was added - Transition to parent_data, parent_hws and use of ARRAY_SIZE() for num_parents was done for many Qualcomm SoCs - Support for per-reset defined delay on Qualcomm was introduced" * tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/clk/linux: (283 commits) clk: qcom: gcc-sm6375: Ensure unsigned long type clk: qcom: gcc-sm6375: Remove unused variables clk: qcom: kpss-xcc: convert to parent data API clk: introduce (devm_)hw_register_mux_parent_data_table API clk: allow building lan966x as a module clk: clk-xgene: simplify if-if to if-else clk: ast2600: BCLK comes from EPLL clk: clocking-wizard: Depend on HAS_IOMEM clk: clocking-wizard: Use dev_err_probe() helper clk: nxp: fix typo in comment clk: pxa: add a check for the return value of kzalloc() clk: vc5: Add support for IDT/Renesas VersaClock 5P49V6975 dt-bindings: clock: vc5: Add 5P49V6975 clk: mvebu: armada-37xx-tbg: Remove the unneeded result variable clk: ti: dra7-atl: Fix reference leak in of_dra7_atl_clk_probe clk: Renesas versaclock7 ccf device driver dt-bindings: Renesas versaclock7 device tree bindings clk: ti: Balance of_node_get() calls for of_find_node_by_name() clk: imx: scu: fix memleak on platform_device_add() fails clk: vc5: Use regmap_{set,clear}_bits() where appropriate ...
490 lines
12 KiB
C
490 lines
12 KiB
C
// SPDX-License-Identifier: GPL-2.0+
|
|
/*
|
|
* Raspberry Pi driver for firmware controlled clocks
|
|
*
|
|
* Even though clk-bcm2835 provides an interface to the hardware registers for
|
|
* the system clocks we've had to factor out 'pllb' as the firmware 'owns' it.
|
|
* We're not allowed to change it directly as we might race with the
|
|
* over-temperature and under-voltage protections provided by the firmware.
|
|
*
|
|
* Copyright (C) 2019 Nicolas Saenz Julienne <nsaenzjulienne@suse.de>
|
|
*/
|
|
|
|
#include <linux/clkdev.h>
|
|
#include <linux/clk-provider.h>
|
|
#include <linux/io.h>
|
|
#include <linux/module.h>
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <soc/bcm2835/raspberrypi-firmware.h>
|
|
|
|
enum rpi_firmware_clk_id {
|
|
RPI_FIRMWARE_EMMC_CLK_ID = 1,
|
|
RPI_FIRMWARE_UART_CLK_ID,
|
|
RPI_FIRMWARE_ARM_CLK_ID,
|
|
RPI_FIRMWARE_CORE_CLK_ID,
|
|
RPI_FIRMWARE_V3D_CLK_ID,
|
|
RPI_FIRMWARE_H264_CLK_ID,
|
|
RPI_FIRMWARE_ISP_CLK_ID,
|
|
RPI_FIRMWARE_SDRAM_CLK_ID,
|
|
RPI_FIRMWARE_PIXEL_CLK_ID,
|
|
RPI_FIRMWARE_PWM_CLK_ID,
|
|
RPI_FIRMWARE_HEVC_CLK_ID,
|
|
RPI_FIRMWARE_EMMC2_CLK_ID,
|
|
RPI_FIRMWARE_M2MC_CLK_ID,
|
|
RPI_FIRMWARE_PIXEL_BVB_CLK_ID,
|
|
RPI_FIRMWARE_VEC_CLK_ID,
|
|
RPI_FIRMWARE_NUM_CLK_ID,
|
|
};
|
|
|
|
static char *rpi_firmware_clk_names[] = {
|
|
[RPI_FIRMWARE_EMMC_CLK_ID] = "emmc",
|
|
[RPI_FIRMWARE_UART_CLK_ID] = "uart",
|
|
[RPI_FIRMWARE_ARM_CLK_ID] = "arm",
|
|
[RPI_FIRMWARE_CORE_CLK_ID] = "core",
|
|
[RPI_FIRMWARE_V3D_CLK_ID] = "v3d",
|
|
[RPI_FIRMWARE_H264_CLK_ID] = "h264",
|
|
[RPI_FIRMWARE_ISP_CLK_ID] = "isp",
|
|
[RPI_FIRMWARE_SDRAM_CLK_ID] = "sdram",
|
|
[RPI_FIRMWARE_PIXEL_CLK_ID] = "pixel",
|
|
[RPI_FIRMWARE_PWM_CLK_ID] = "pwm",
|
|
[RPI_FIRMWARE_HEVC_CLK_ID] = "hevc",
|
|
[RPI_FIRMWARE_EMMC2_CLK_ID] = "emmc2",
|
|
[RPI_FIRMWARE_M2MC_CLK_ID] = "m2mc",
|
|
[RPI_FIRMWARE_PIXEL_BVB_CLK_ID] = "pixel-bvb",
|
|
[RPI_FIRMWARE_VEC_CLK_ID] = "vec",
|
|
};
|
|
|
|
#define RPI_FIRMWARE_STATE_ENABLE_BIT BIT(0)
|
|
#define RPI_FIRMWARE_STATE_WAIT_BIT BIT(1)
|
|
|
|
struct raspberrypi_clk_variant;
|
|
|
|
struct raspberrypi_clk {
|
|
struct device *dev;
|
|
struct rpi_firmware *firmware;
|
|
struct platform_device *cpufreq;
|
|
};
|
|
|
|
struct raspberrypi_clk_data {
|
|
struct clk_hw hw;
|
|
|
|
unsigned int id;
|
|
struct raspberrypi_clk_variant *variant;
|
|
|
|
struct raspberrypi_clk *rpi;
|
|
};
|
|
|
|
struct raspberrypi_clk_variant {
|
|
bool export;
|
|
char *clkdev;
|
|
unsigned long min_rate;
|
|
bool minimize;
|
|
};
|
|
|
|
static struct raspberrypi_clk_variant
|
|
raspberrypi_clk_variants[RPI_FIRMWARE_NUM_CLK_ID] = {
|
|
[RPI_FIRMWARE_ARM_CLK_ID] = {
|
|
.export = true,
|
|
.clkdev = "cpu0",
|
|
},
|
|
[RPI_FIRMWARE_CORE_CLK_ID] = {
|
|
.export = true,
|
|
|
|
/*
|
|
* The clock is shared between the HVS and the CSI
|
|
* controllers, on the BCM2711 and will change depending
|
|
* on the pixels composited on the HVS and the capture
|
|
* resolution on Unicam.
|
|
*
|
|
* Since the rate can get quite large, and we need to
|
|
* coordinate between both driver instances, let's
|
|
* always use the minimum the drivers will let us.
|
|
*/
|
|
.minimize = true,
|
|
},
|
|
[RPI_FIRMWARE_M2MC_CLK_ID] = {
|
|
.export = true,
|
|
|
|
/*
|
|
* If we boot without any cable connected to any of the
|
|
* HDMI connector, the firmware will skip the HSM
|
|
* initialization and leave it with a rate of 0,
|
|
* resulting in a bus lockup when we're accessing the
|
|
* registers even if it's enabled.
|
|
*
|
|
* Let's put a sensible default so that we don't end up
|
|
* in this situation.
|
|
*/
|
|
.min_rate = 120000000,
|
|
|
|
/*
|
|
* The clock is shared between the two HDMI controllers
|
|
* on the BCM2711 and will change depending on the
|
|
* resolution output on each. Since the rate can get
|
|
* quite large, and we need to coordinate between both
|
|
* driver instances, let's always use the minimum the
|
|
* drivers will let us.
|
|
*/
|
|
.minimize = true,
|
|
},
|
|
[RPI_FIRMWARE_V3D_CLK_ID] = {
|
|
.export = true,
|
|
},
|
|
[RPI_FIRMWARE_PIXEL_CLK_ID] = {
|
|
.export = true,
|
|
},
|
|
[RPI_FIRMWARE_HEVC_CLK_ID] = {
|
|
.export = true,
|
|
},
|
|
[RPI_FIRMWARE_PIXEL_BVB_CLK_ID] = {
|
|
.export = true,
|
|
},
|
|
[RPI_FIRMWARE_VEC_CLK_ID] = {
|
|
.export = true,
|
|
},
|
|
};
|
|
|
|
/*
|
|
* Structure of the message passed to Raspberry Pi's firmware in order to
|
|
* change clock rates. The 'disable_turbo' option is only available to the ARM
|
|
* clock (pllb) which we enable by default as turbo mode will alter multiple
|
|
* clocks at once.
|
|
*
|
|
* Even though we're able to access the clock registers directly we're bound to
|
|
* use the firmware interface as the firmware ultimately takes care of
|
|
* mitigating overheating/undervoltage situations and we would be changing
|
|
* frequencies behind his back.
|
|
*
|
|
* For more information on the firmware interface check:
|
|
* https://github.com/raspberrypi/firmware/wiki/Mailbox-property-interface
|
|
*/
|
|
struct raspberrypi_firmware_prop {
|
|
__le32 id;
|
|
__le32 val;
|
|
__le32 disable_turbo;
|
|
} __packed;
|
|
|
|
static int raspberrypi_clock_property(struct rpi_firmware *firmware,
|
|
const struct raspberrypi_clk_data *data,
|
|
u32 tag, u32 *val)
|
|
{
|
|
struct raspberrypi_firmware_prop msg = {
|
|
.id = cpu_to_le32(data->id),
|
|
.val = cpu_to_le32(*val),
|
|
.disable_turbo = cpu_to_le32(1),
|
|
};
|
|
int ret;
|
|
|
|
ret = rpi_firmware_property(firmware, tag, &msg, sizeof(msg));
|
|
if (ret)
|
|
return ret;
|
|
|
|
*val = le32_to_cpu(msg.val);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int raspberrypi_fw_is_prepared(struct clk_hw *hw)
|
|
{
|
|
struct raspberrypi_clk_data *data =
|
|
container_of(hw, struct raspberrypi_clk_data, hw);
|
|
struct raspberrypi_clk *rpi = data->rpi;
|
|
u32 val = 0;
|
|
int ret;
|
|
|
|
ret = raspberrypi_clock_property(rpi->firmware, data,
|
|
RPI_FIRMWARE_GET_CLOCK_STATE, &val);
|
|
if (ret)
|
|
return 0;
|
|
|
|
return !!(val & RPI_FIRMWARE_STATE_ENABLE_BIT);
|
|
}
|
|
|
|
|
|
static unsigned long raspberrypi_fw_get_rate(struct clk_hw *hw,
|
|
unsigned long parent_rate)
|
|
{
|
|
struct raspberrypi_clk_data *data =
|
|
container_of(hw, struct raspberrypi_clk_data, hw);
|
|
struct raspberrypi_clk *rpi = data->rpi;
|
|
u32 val = 0;
|
|
int ret;
|
|
|
|
ret = raspberrypi_clock_property(rpi->firmware, data,
|
|
RPI_FIRMWARE_GET_CLOCK_RATE, &val);
|
|
if (ret)
|
|
return 0;
|
|
|
|
return val;
|
|
}
|
|
|
|
static int raspberrypi_fw_set_rate(struct clk_hw *hw, unsigned long rate,
|
|
unsigned long parent_rate)
|
|
{
|
|
struct raspberrypi_clk_data *data =
|
|
container_of(hw, struct raspberrypi_clk_data, hw);
|
|
struct raspberrypi_clk *rpi = data->rpi;
|
|
u32 _rate = rate;
|
|
int ret;
|
|
|
|
ret = raspberrypi_clock_property(rpi->firmware, data,
|
|
RPI_FIRMWARE_SET_CLOCK_RATE, &_rate);
|
|
if (ret)
|
|
dev_err_ratelimited(rpi->dev, "Failed to change %s frequency: %d\n",
|
|
clk_hw_get_name(hw), ret);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static int raspberrypi_fw_dumb_determine_rate(struct clk_hw *hw,
|
|
struct clk_rate_request *req)
|
|
{
|
|
struct raspberrypi_clk_data *data =
|
|
container_of(hw, struct raspberrypi_clk_data, hw);
|
|
struct raspberrypi_clk_variant *variant = data->variant;
|
|
|
|
/*
|
|
* The firmware will do the rounding but that isn't part of
|
|
* the interface with the firmware, so we just do our best
|
|
* here.
|
|
*/
|
|
|
|
req->rate = clamp(req->rate, req->min_rate, req->max_rate);
|
|
|
|
/*
|
|
* We want to aggressively reduce the clock rate here, so let's
|
|
* just ignore the requested rate and return the bare minimum
|
|
* rate we can get away with.
|
|
*/
|
|
if (variant->minimize && req->min_rate > 0)
|
|
req->rate = req->min_rate;
|
|
|
|
return 0;
|
|
}
|
|
|
|
static const struct clk_ops raspberrypi_firmware_clk_ops = {
|
|
.is_prepared = raspberrypi_fw_is_prepared,
|
|
.recalc_rate = raspberrypi_fw_get_rate,
|
|
.determine_rate = raspberrypi_fw_dumb_determine_rate,
|
|
.set_rate = raspberrypi_fw_set_rate,
|
|
};
|
|
|
|
static struct clk_hw *raspberrypi_clk_register(struct raspberrypi_clk *rpi,
|
|
unsigned int parent,
|
|
unsigned int id,
|
|
struct raspberrypi_clk_variant *variant)
|
|
{
|
|
struct raspberrypi_clk_data *data;
|
|
struct clk_init_data init = {};
|
|
u32 min_rate, max_rate;
|
|
int ret;
|
|
|
|
data = devm_kzalloc(rpi->dev, sizeof(*data), GFP_KERNEL);
|
|
if (!data)
|
|
return ERR_PTR(-ENOMEM);
|
|
data->rpi = rpi;
|
|
data->id = id;
|
|
data->variant = variant;
|
|
|
|
init.name = devm_kasprintf(rpi->dev, GFP_KERNEL,
|
|
"fw-clk-%s",
|
|
rpi_firmware_clk_names[id]);
|
|
init.ops = &raspberrypi_firmware_clk_ops;
|
|
init.flags = CLK_GET_RATE_NOCACHE;
|
|
|
|
data->hw.init = &init;
|
|
|
|
ret = raspberrypi_clock_property(rpi->firmware, data,
|
|
RPI_FIRMWARE_GET_MIN_CLOCK_RATE,
|
|
&min_rate);
|
|
if (ret) {
|
|
dev_err(rpi->dev, "Failed to get clock %d min freq: %d\n",
|
|
id, ret);
|
|
return ERR_PTR(ret);
|
|
}
|
|
|
|
ret = raspberrypi_clock_property(rpi->firmware, data,
|
|
RPI_FIRMWARE_GET_MAX_CLOCK_RATE,
|
|
&max_rate);
|
|
if (ret) {
|
|
dev_err(rpi->dev, "Failed to get clock %d max freq: %d\n",
|
|
id, ret);
|
|
return ERR_PTR(ret);
|
|
}
|
|
|
|
ret = devm_clk_hw_register(rpi->dev, &data->hw);
|
|
if (ret)
|
|
return ERR_PTR(ret);
|
|
|
|
clk_hw_set_rate_range(&data->hw, min_rate, max_rate);
|
|
|
|
if (variant->clkdev) {
|
|
ret = devm_clk_hw_register_clkdev(rpi->dev, &data->hw,
|
|
NULL, variant->clkdev);
|
|
if (ret) {
|
|
dev_err(rpi->dev, "Failed to initialize clkdev\n");
|
|
return ERR_PTR(ret);
|
|
}
|
|
}
|
|
|
|
if (variant->min_rate) {
|
|
unsigned long rate;
|
|
|
|
clk_hw_set_rate_range(&data->hw, variant->min_rate, max_rate);
|
|
|
|
rate = raspberrypi_fw_get_rate(&data->hw, 0);
|
|
if (rate < variant->min_rate) {
|
|
ret = raspberrypi_fw_set_rate(&data->hw, variant->min_rate, 0);
|
|
if (ret)
|
|
return ERR_PTR(ret);
|
|
}
|
|
}
|
|
|
|
return &data->hw;
|
|
}
|
|
|
|
struct rpi_firmware_get_clocks_response {
|
|
u32 parent;
|
|
u32 id;
|
|
};
|
|
|
|
static int raspberrypi_discover_clocks(struct raspberrypi_clk *rpi,
|
|
struct clk_hw_onecell_data *data)
|
|
{
|
|
struct rpi_firmware_get_clocks_response *clks;
|
|
int ret;
|
|
|
|
/*
|
|
* The firmware doesn't guarantee that the last element of
|
|
* RPI_FIRMWARE_GET_CLOCKS is zeroed. So allocate an additional
|
|
* zero element as sentinel.
|
|
*/
|
|
clks = devm_kcalloc(rpi->dev,
|
|
RPI_FIRMWARE_NUM_CLK_ID + 1, sizeof(*clks),
|
|
GFP_KERNEL);
|
|
if (!clks)
|
|
return -ENOMEM;
|
|
|
|
ret = rpi_firmware_property(rpi->firmware, RPI_FIRMWARE_GET_CLOCKS,
|
|
clks,
|
|
sizeof(*clks) * RPI_FIRMWARE_NUM_CLK_ID);
|
|
if (ret)
|
|
return ret;
|
|
|
|
while (clks->id) {
|
|
struct raspberrypi_clk_variant *variant;
|
|
|
|
if (clks->id > RPI_FIRMWARE_NUM_CLK_ID) {
|
|
dev_err(rpi->dev, "Unknown clock id: %u (max: %u)\n",
|
|
clks->id, RPI_FIRMWARE_NUM_CLK_ID);
|
|
return -EINVAL;
|
|
}
|
|
|
|
variant = &raspberrypi_clk_variants[clks->id];
|
|
if (variant->export) {
|
|
struct clk_hw *hw;
|
|
|
|
hw = raspberrypi_clk_register(rpi, clks->parent,
|
|
clks->id, variant);
|
|
if (IS_ERR(hw))
|
|
return PTR_ERR(hw);
|
|
|
|
data->hws[clks->id] = hw;
|
|
data->num = clks->id + 1;
|
|
}
|
|
|
|
clks++;
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int raspberrypi_clk_probe(struct platform_device *pdev)
|
|
{
|
|
struct clk_hw_onecell_data *clk_data;
|
|
struct device_node *firmware_node;
|
|
struct device *dev = &pdev->dev;
|
|
struct rpi_firmware *firmware;
|
|
struct raspberrypi_clk *rpi;
|
|
int ret;
|
|
|
|
/*
|
|
* We can be probed either through the an old-fashioned
|
|
* platform device registration or through a DT node that is a
|
|
* child of the firmware node. Handle both cases.
|
|
*/
|
|
if (dev->of_node)
|
|
firmware_node = of_get_parent(dev->of_node);
|
|
else
|
|
firmware_node = of_find_compatible_node(NULL, NULL,
|
|
"raspberrypi,bcm2835-firmware");
|
|
if (!firmware_node) {
|
|
dev_err(dev, "Missing firmware node\n");
|
|
return -ENOENT;
|
|
}
|
|
|
|
firmware = devm_rpi_firmware_get(&pdev->dev, firmware_node);
|
|
of_node_put(firmware_node);
|
|
if (!firmware)
|
|
return -EPROBE_DEFER;
|
|
|
|
rpi = devm_kzalloc(dev, sizeof(*rpi), GFP_KERNEL);
|
|
if (!rpi)
|
|
return -ENOMEM;
|
|
|
|
rpi->dev = dev;
|
|
rpi->firmware = firmware;
|
|
platform_set_drvdata(pdev, rpi);
|
|
|
|
clk_data = devm_kzalloc(dev, struct_size(clk_data, hws,
|
|
RPI_FIRMWARE_NUM_CLK_ID),
|
|
GFP_KERNEL);
|
|
if (!clk_data)
|
|
return -ENOMEM;
|
|
|
|
ret = raspberrypi_discover_clocks(rpi, clk_data);
|
|
if (ret)
|
|
return ret;
|
|
|
|
ret = devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
|
|
clk_data);
|
|
if (ret)
|
|
return ret;
|
|
|
|
rpi->cpufreq = platform_device_register_data(dev, "raspberrypi-cpufreq",
|
|
-1, NULL, 0);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int raspberrypi_clk_remove(struct platform_device *pdev)
|
|
{
|
|
struct raspberrypi_clk *rpi = platform_get_drvdata(pdev);
|
|
|
|
platform_device_unregister(rpi->cpufreq);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static const struct of_device_id raspberrypi_clk_match[] = {
|
|
{ .compatible = "raspberrypi,firmware-clocks" },
|
|
{ },
|
|
};
|
|
MODULE_DEVICE_TABLE(of, raspberrypi_clk_match);
|
|
|
|
static struct platform_driver raspberrypi_clk_driver = {
|
|
.driver = {
|
|
.name = "raspberrypi-clk",
|
|
.of_match_table = raspberrypi_clk_match,
|
|
},
|
|
.probe = raspberrypi_clk_probe,
|
|
.remove = raspberrypi_clk_remove,
|
|
};
|
|
module_platform_driver(raspberrypi_clk_driver);
|
|
|
|
MODULE_AUTHOR("Nicolas Saenz Julienne <nsaenzjulienne@suse.de>");
|
|
MODULE_DESCRIPTION("Raspberry Pi firmware clock driver");
|
|
MODULE_LICENSE("GPL");
|
|
MODULE_ALIAS("platform:raspberrypi-clk");
|