81d7cac4d1
The DT of_device.h and of_platform.h date back to the separate of_platform_bus_type before it as merged into the regular platform bus. As part of that merge prepping Arm DT support 13 years ago, they "temporarily" include each other. They also include platform_device.h and of.h. As a result, there's a pretty much random mix of those include files used throughout the tree. In order to detangle these headers and replace the implicit includes with struct declarations, users need to explicitly include the correct includes. Signed-off-by: Rob Herring <robh@kernel.org> [mpe: Fixup maple/setup.c which needs platform_device] Signed-off-by: Michael Ellerman <mpe@ellerman.id.au> Link: https://msgid.link/20230724210247.778034-1-robh@kernel.org
193 lines
4.3 KiB
C
193 lines
4.3 KiB
C
// SPDX-License-Identifier: GPL-2.0-or-later
|
|
/*
|
|
* GE PPC9A board support
|
|
*
|
|
* Author: Martyn Welch <martyn.welch@ge.com>
|
|
*
|
|
* Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
|
|
*
|
|
* Based on: mpc86xx_hpcn.c (MPC86xx HPCN board specific routines)
|
|
* Copyright 2006 Freescale Semiconductor Inc.
|
|
*
|
|
* NEC fixup adapted from arch/mips/pci/fixup-lm2e.c
|
|
*/
|
|
|
|
#include <linux/stddef.h>
|
|
#include <linux/kernel.h>
|
|
#include <linux/pci.h>
|
|
#include <linux/kdev_t.h>
|
|
#include <linux/delay.h>
|
|
#include <linux/seq_file.h>
|
|
#include <linux/of.h>
|
|
#include <linux/of_address.h>
|
|
|
|
#include <asm/time.h>
|
|
#include <asm/machdep.h>
|
|
#include <asm/pci-bridge.h>
|
|
#include <mm/mmu_decl.h>
|
|
#include <asm/udbg.h>
|
|
|
|
#include <asm/mpic.h>
|
|
#include <asm/nvram.h>
|
|
|
|
#include <sysdev/fsl_pci.h>
|
|
#include <sysdev/fsl_soc.h>
|
|
#include <sysdev/ge/ge_pic.h>
|
|
|
|
#include "mpc86xx.h"
|
|
|
|
#undef DEBUG
|
|
|
|
#ifdef DEBUG
|
|
#define DBG (fmt...) do { printk(KERN_ERR "PPC9A: " fmt); } while (0)
|
|
#else
|
|
#define DBG (fmt...) do { } while (0)
|
|
#endif
|
|
|
|
void __iomem *ppc9a_regs;
|
|
|
|
static void __init gef_ppc9a_init_irq(void)
|
|
{
|
|
struct device_node *cascade_node = NULL;
|
|
|
|
mpc86xx_init_irq();
|
|
|
|
/*
|
|
* There is a simple interrupt handler in the main FPGA, this needs
|
|
* to be cascaded into the MPIC
|
|
*/
|
|
cascade_node = of_find_compatible_node(NULL, NULL, "gef,fpga-pic-1.00");
|
|
if (!cascade_node) {
|
|
printk(KERN_WARNING "PPC9A: No FPGA PIC\n");
|
|
return;
|
|
}
|
|
|
|
gef_pic_init(cascade_node);
|
|
of_node_put(cascade_node);
|
|
}
|
|
|
|
static void __init gef_ppc9a_setup_arch(void)
|
|
{
|
|
struct device_node *regs;
|
|
|
|
printk(KERN_INFO "GE Intelligent Platforms PPC9A 6U VME SBC\n");
|
|
|
|
#ifdef CONFIG_SMP
|
|
mpc86xx_smp_init();
|
|
#endif
|
|
|
|
fsl_pci_assign_primary();
|
|
|
|
/* Remap basic board registers */
|
|
regs = of_find_compatible_node(NULL, NULL, "gef,ppc9a-fpga-regs");
|
|
if (regs) {
|
|
ppc9a_regs = of_iomap(regs, 0);
|
|
if (ppc9a_regs == NULL)
|
|
printk(KERN_WARNING "Unable to map board registers\n");
|
|
of_node_put(regs);
|
|
}
|
|
|
|
#if defined(CONFIG_MMIO_NVRAM)
|
|
mmio_nvram_init();
|
|
#endif
|
|
}
|
|
|
|
/* Return the PCB revision */
|
|
static unsigned int gef_ppc9a_get_pcb_rev(void)
|
|
{
|
|
unsigned int reg;
|
|
|
|
reg = ioread32be(ppc9a_regs);
|
|
return (reg >> 16) & 0xff;
|
|
}
|
|
|
|
/* Return the board (software) revision */
|
|
static unsigned int gef_ppc9a_get_board_rev(void)
|
|
{
|
|
unsigned int reg;
|
|
|
|
reg = ioread32be(ppc9a_regs);
|
|
return (reg >> 8) & 0xff;
|
|
}
|
|
|
|
/* Return the FPGA revision */
|
|
static unsigned int gef_ppc9a_get_fpga_rev(void)
|
|
{
|
|
unsigned int reg;
|
|
|
|
reg = ioread32be(ppc9a_regs);
|
|
return reg & 0xf;
|
|
}
|
|
|
|
/* Return VME Geographical Address */
|
|
static unsigned int gef_ppc9a_get_vme_geo_addr(void)
|
|
{
|
|
unsigned int reg;
|
|
|
|
reg = ioread32be(ppc9a_regs + 0x4);
|
|
return reg & 0x1f;
|
|
}
|
|
|
|
/* Return VME System Controller Status */
|
|
static unsigned int gef_ppc9a_get_vme_is_syscon(void)
|
|
{
|
|
unsigned int reg;
|
|
|
|
reg = ioread32be(ppc9a_regs + 0x4);
|
|
return (reg >> 9) & 0x1;
|
|
}
|
|
|
|
static void gef_ppc9a_show_cpuinfo(struct seq_file *m)
|
|
{
|
|
uint svid = mfspr(SPRN_SVR);
|
|
|
|
seq_printf(m, "Vendor\t\t: GE Intelligent Platforms\n");
|
|
|
|
seq_printf(m, "Revision\t: %u%c\n", gef_ppc9a_get_pcb_rev(),
|
|
('A' + gef_ppc9a_get_board_rev()));
|
|
seq_printf(m, "FPGA Revision\t: %u\n", gef_ppc9a_get_fpga_rev());
|
|
|
|
seq_printf(m, "SVR\t\t: 0x%x\n", svid);
|
|
|
|
seq_printf(m, "VME geo. addr\t: %u\n", gef_ppc9a_get_vme_geo_addr());
|
|
|
|
seq_printf(m, "VME syscon\t: %s\n",
|
|
gef_ppc9a_get_vme_is_syscon() ? "yes" : "no");
|
|
}
|
|
|
|
static void gef_ppc9a_nec_fixup(struct pci_dev *pdev)
|
|
{
|
|
unsigned int val;
|
|
|
|
/* Do not do the fixup on other platforms! */
|
|
if (!machine_is(gef_ppc9a))
|
|
return;
|
|
|
|
printk(KERN_INFO "Running NEC uPD720101 Fixup\n");
|
|
|
|
/* Ensure ports 1, 2, 3, 4 & 5 are enabled */
|
|
pci_read_config_dword(pdev, 0xe0, &val);
|
|
pci_write_config_dword(pdev, 0xe0, (val & ~7) | 0x5);
|
|
|
|
/* System clock is 48-MHz Oscillator and EHCI Enabled. */
|
|
pci_write_config_dword(pdev, 0xe4, 1 << 5);
|
|
}
|
|
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_USB,
|
|
gef_ppc9a_nec_fixup);
|
|
|
|
machine_arch_initcall(gef_ppc9a, mpc86xx_common_publish_devices);
|
|
|
|
define_machine(gef_ppc9a) {
|
|
.name = "GE PPC9A",
|
|
.compatible = "gef,ppc9a",
|
|
.setup_arch = gef_ppc9a_setup_arch,
|
|
.init_IRQ = gef_ppc9a_init_irq,
|
|
.show_cpuinfo = gef_ppc9a_show_cpuinfo,
|
|
.get_irq = mpic_get_irq,
|
|
.time_init = mpc86xx_time_init,
|
|
.progress = udbg_progress,
|
|
#ifdef CONFIG_PCI
|
|
.pcibios_fixup_bus = fsl_pcibios_fixup_bus,
|
|
#endif
|
|
};
|