b56bae2dd6
Add a reset controller to PolarFire SoC's clock driver. This reset controller is registered as an aux device and read/write functions exported to the drivers namespace so that the reset controller can access the peripheral device reset register. Reviewed-by: Daire McNamara <daire.mcnamara@microchip.com> Signed-off-by: Conor Dooley <conor.dooley@microchip.com> Reviewed-by: Claudiu Beznea <claudiu.beznea@microchip.com> Signed-off-by: Claudiu Beznea <claudiu.beznea@microchip.com> Link: https://lore.kernel.org/r/20220909123123.2699583-5-conor.dooley@microchip.com
52 lines
1.0 KiB
C
52 lines
1.0 KiB
C
/* SPDX-License-Identifier: GPL-2.0 */
|
|
/*
|
|
*
|
|
* Microchip PolarFire SoC (MPFS)
|
|
*
|
|
* Copyright (c) 2020 Microchip Corporation. All rights reserved.
|
|
*
|
|
* Author: Conor Dooley <conor.dooley@microchip.com>
|
|
*
|
|
*/
|
|
|
|
#ifndef __SOC_MPFS_H__
|
|
#define __SOC_MPFS_H__
|
|
|
|
#include <linux/types.h>
|
|
#include <linux/of_device.h>
|
|
|
|
struct mpfs_sys_controller;
|
|
|
|
struct mpfs_mss_msg {
|
|
u8 cmd_opcode;
|
|
u16 cmd_data_size;
|
|
struct mpfs_mss_response *response;
|
|
u8 *cmd_data;
|
|
u16 mbox_offset;
|
|
u16 resp_offset;
|
|
};
|
|
|
|
struct mpfs_mss_response {
|
|
u32 resp_status;
|
|
u32 *resp_msg;
|
|
u16 resp_size;
|
|
};
|
|
|
|
#if IS_ENABLED(CONFIG_POLARFIRE_SOC_SYS_CTRL)
|
|
|
|
int mpfs_blocking_transaction(struct mpfs_sys_controller *mpfs_client, struct mpfs_mss_msg *msg);
|
|
|
|
struct mpfs_sys_controller *mpfs_sys_controller_get(struct device *dev);
|
|
|
|
#endif /* if IS_ENABLED(CONFIG_POLARFIRE_SOC_SYS_CTRL) */
|
|
|
|
#if IS_ENABLED(CONFIG_MCHP_CLK_MPFS)
|
|
|
|
u32 mpfs_reset_read(struct device *dev);
|
|
|
|
void mpfs_reset_write(struct device *dev, u32 val);
|
|
|
|
#endif /* if IS_ENABLED(CONFIG_MCHP_CLK_MPFS) */
|
|
|
|
#endif /* __SOC_MPFS_H__ */
|