9b54470afd
IPI driver for the Open Multi-Processor Interrupt Controller (ompic) as described in the Multi-core support section of the OpenRISC 1.2 architecture specification: https://github.com/openrisc/doc/raw/master/openrisc-arch-1.2-rev0.pdf Each OpenRISC core contains a full interrupt controller which is used in the SMP architecture for interrupt balancing. This IPI device, the ompic, is the only external device required for enabling SMP on OpenRISC. Pending ops are stored in a memory bit mask which can allow multiple pending operations to be set and serviced at a time. This is mostly borrowed from the alpha IPI implementation. Reviewed-by: Marc Zyngier <marc.zyngier@arm.com> Acked-by: Rob Herring <robh@kernel.org> Signed-off-by: Stefan Kristiansson <stefan.kristiansson@saunalahti.fi> [shorne@gmail.com: converted ops to bitmask, wrote commit message] Signed-off-by: Stafford Horne <shorne@gmail.com>
23 lines
723 B
Plaintext
23 lines
723 B
Plaintext
Open Multi-Processor Interrupt Controller
|
|
|
|
Required properties:
|
|
|
|
- compatible : This should be "openrisc,ompic"
|
|
- reg : Specifies base physical address and size of the register space. The
|
|
size is based on the number of cores the controller has been configured
|
|
to handle, this should be set to 8 bytes per cpu core.
|
|
- interrupt-controller : Identifies the node as an interrupt controller.
|
|
- #interrupt-cells : This should be set to 0 as this will not be an irq
|
|
parent.
|
|
- interrupts : Specifies the interrupt line to which the ompic is wired.
|
|
|
|
Example:
|
|
|
|
ompic: interrupt-controller@98000000 {
|
|
compatible = "openrisc,ompic";
|
|
reg = <0x98000000 16>;
|
|
interrupt-controller;
|
|
#interrupt-cells = <0>;
|
|
interrupts = <1>;
|
|
};
|