e120c17a70
The 98DX3236, 98DX3336, 98DX4521 and variants have a different TCLK from the Armada XP (200MHz vs 250MHz). The CPU core clock is fixed at 800MHz. The clock gating options are a subset of those on the Armada XP. The core clock divider is different to the Armada XP also. Signed-off-by: Chris Packham <chris.packham@alliedtelesis.co.nz> Acked-by: Rob Herring <robh@kernel.org> Signed-off-by: Stephen Boyd <sboyd@codeaurora.org>
24 lines
733 B
Plaintext
24 lines
733 B
Plaintext
Device Tree Clock bindings for cpu clock of Marvell EBU platforms
|
|
|
|
Required properties:
|
|
- compatible : shall be one of the following:
|
|
"marvell,armada-xp-cpu-clock" - cpu clocks for Armada XP
|
|
"marvell,mv98dx3236-cpu-clock" - cpu clocks for 98DX3236 SoC
|
|
- reg : Address and length of the clock complex register set, followed
|
|
by address and length of the PMU DFS registers
|
|
- #clock-cells : should be set to 1.
|
|
- clocks : shall be the input parent clock phandle for the clock.
|
|
|
|
cpuclk: clock-complex@d0018700 {
|
|
#clock-cells = <1>;
|
|
compatible = "marvell,armada-xp-cpu-clock";
|
|
reg = <0xd0018700 0xA0>, <0x1c054 0x10>;
|
|
clocks = <&coreclk 1>;
|
|
}
|
|
|
|
cpu@0 {
|
|
compatible = "marvell,sheeva-v7";
|
|
reg = <0>;
|
|
clocks = <&cpuclk 0>;
|
|
};
|