e4df2d5e85
Try to access RAM with the largest bit width possible, but without doing unaligned accesses. A further improvement could be to use multiple read and writes as the assembly version was trying to do. Tested on a BeagleV Starlight with a SiFive U74 core, where the improvement is noticeable. Signed-off-by: Matteo Croce <mcroce@microsoft.com> Co-developed-by: Guo Ren <guoren@linux.alibaba.com> Signed-off-by: Guo Ren <guoren@linux.alibaba.com>
7 lines
180 B
Makefile
7 lines
180 B
Makefile
# SPDX-License-Identifier: GPL-2.0-only
|
|
obj-$(CONFIG_CPU_NEED_SOFTALIGN) += alignment.o
|
|
obj-y += bswapdi.o
|
|
obj-y += bswapsi.o
|
|
obj-y += cacheflush.o
|
|
obj-y += mmap.o
|