Signed-off-by: Yongqiang Sun <yongqiang.sun@amd.com> Acked-by: Harry Wentland <Harry.Wentland@amd.com> Reviewed-by: Tony Cheng <Tony.Cheng@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
156 lines
4.2 KiB
C
156 lines
4.2 KiB
C
/*
|
|
* Copyright 2015 Advanced Micro Devices, Inc.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
*
|
|
* Authors: AMD
|
|
*
|
|
*/
|
|
|
|
#ifndef __DC_HW_SEQUENCER_H__
|
|
#define __DC_HW_SEQUENCER_H__
|
|
#include "core_types.h"
|
|
#include "timing_generator.h"
|
|
|
|
enum pipe_gating_control {
|
|
PIPE_GATING_CONTROL_DISABLE = 0,
|
|
PIPE_GATING_CONTROL_ENABLE,
|
|
PIPE_GATING_CONTROL_INIT
|
|
};
|
|
|
|
struct dce_hwseq_wa {
|
|
bool blnd_crtc_trigger;
|
|
};
|
|
|
|
struct dce_hwseq {
|
|
struct dc_context *ctx;
|
|
const struct dce_hwseq_registers *regs;
|
|
const struct dce_hwseq_shift *shifts;
|
|
const struct dce_hwseq_mask *masks;
|
|
struct dce_hwseq_wa wa;
|
|
};
|
|
|
|
|
|
struct hw_sequencer_funcs {
|
|
|
|
void (*init_hw)(struct core_dc *dc);
|
|
|
|
enum dc_status (*apply_ctx_to_hw)(
|
|
struct core_dc *dc, struct validate_context *context);
|
|
|
|
void (*reset_hw_ctx_wrap)(
|
|
struct core_dc *dc, struct validate_context *context);
|
|
|
|
void (*apply_ctx_for_surface)(
|
|
struct core_dc *dc,
|
|
struct core_surface *surface,
|
|
struct validate_context *context);
|
|
|
|
void (*set_plane_config)(
|
|
const struct core_dc *dc,
|
|
struct pipe_ctx *pipe_ctx,
|
|
struct resource_context *res_ctx);
|
|
|
|
void (*update_plane_addr)(
|
|
const struct core_dc *dc,
|
|
struct pipe_ctx *pipe_ctx);
|
|
|
|
void (*update_pending_status)(
|
|
struct pipe_ctx *pipe_ctx);
|
|
|
|
bool (*set_input_transfer_func)(
|
|
struct pipe_ctx *pipe_ctx,
|
|
const struct core_surface *surface);
|
|
|
|
bool (*set_output_transfer_func)(
|
|
struct pipe_ctx *pipe_ctx,
|
|
const struct core_surface *surface,
|
|
const struct core_stream *stream);
|
|
|
|
void (*power_down)(struct core_dc *dc);
|
|
|
|
void (*enable_accelerated_mode)(struct core_dc *dc);
|
|
|
|
void (*enable_timing_synchronization)(
|
|
struct core_dc *dc,
|
|
int group_index,
|
|
int group_size,
|
|
struct pipe_ctx *grouped_pipes[]);
|
|
|
|
void (*enable_display_pipe_clock_gating)(
|
|
struct dc_context *ctx,
|
|
bool clock_gating);
|
|
|
|
bool (*enable_display_power_gating)(
|
|
struct core_dc *dc,
|
|
uint8_t controller_id,
|
|
struct dc_bios *dcb,
|
|
enum pipe_gating_control power_gating);
|
|
|
|
void (*power_down_front_end)(struct core_dc *dc, struct pipe_ctx *pipe);
|
|
|
|
void (*power_on_front_end)(struct core_dc *dc,
|
|
struct pipe_ctx *pipe,
|
|
struct validate_context *context);
|
|
|
|
void (*update_info_frame)(struct pipe_ctx *pipe_ctx);
|
|
|
|
void (*enable_stream)(struct pipe_ctx *pipe_ctx);
|
|
|
|
void (*disable_stream)(struct pipe_ctx *pipe_ctx);
|
|
|
|
void (*unblank_stream)(struct pipe_ctx *pipe_ctx,
|
|
struct dc_link_settings *link_settings);
|
|
|
|
void (*pipe_control_lock)(
|
|
struct core_dc *dc,
|
|
struct pipe_ctx *pipe,
|
|
bool lock);
|
|
|
|
void (*set_displaymarks)(
|
|
const struct core_dc *dc,
|
|
struct validate_context *context);
|
|
|
|
void (*set_bandwidth)(
|
|
struct core_dc *dc,
|
|
struct validate_context *context,
|
|
bool decrease_allowed);
|
|
|
|
void (*set_drr)(struct pipe_ctx **pipe_ctx, int num_pipes,
|
|
int vmin, int vmax);
|
|
|
|
void (*set_static_screen_control)(struct pipe_ctx **pipe_ctx,
|
|
int num_pipes, int value);
|
|
|
|
enum dc_status (*prog_pixclk_crtc_otg)(
|
|
struct pipe_ctx *pipe_ctx,
|
|
struct validate_context *context,
|
|
struct core_dc *dc);
|
|
};
|
|
|
|
void color_space_to_black_color(
|
|
const struct core_dc *dc,
|
|
enum dc_color_space colorspace,
|
|
struct tg_color *black_color);
|
|
|
|
bool hwss_wait_for_blank_complete(
|
|
struct timing_generator *tg);
|
|
|
|
#endif /* __DC_HW_SEQUENCER_H__ */
|