2011-10-14 09:40:52 +08:00
/*
* at91sam9g20.dtsi - Device Tree Include file for AT91SAM9G20 family SoC
*
2012-04-09 19:26:33 +08:00
* Copyright (C) 2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
2011-10-14 09:40:52 +08:00
*
2012-04-09 19:26:33 +08:00
* Licensed under GPLv2.
2011-10-14 09:40:52 +08:00
*/
2013-05-15 01:21:50 +08:00
#include "at91sam9260.dtsi"
2011-10-14 09:40:52 +08:00
/ {
model = "Atmel AT91SAM9G20 family SoC";
compatible = "atmel,at91sam9g20";
2012-04-02 20:44:20 +02:00
memory {
2011-10-14 09:40:52 +08:00
reg = <0x20000000 0x08000000>;
};
2012-05-16 17:37:06 +02:00
2015-01-13 19:12:24 +01:00
sram0: sram@002ff000 {
status = "disabled";
};
sram1: sram@002fc000 {
compatible = "mmio-sram";
reg = <0x002fc000 0x8000>;
};
2012-05-16 17:37:06 +02:00
ahb {
apb {
2012-09-12 08:42:16 +02:00
i2c0: i2c@fffac000 {
compatible = "atmel,at91sam9g20-i2c";
};
2014-06-11 18:14:42 +08:00
ssc0: ssc@fffbc000 {
compatible = "atmel,at91sam9rl-ssc";
};
2012-05-16 17:37:06 +02:00
adc0: adc@fffe0000 {
atmel,adc-startup-time = <40>;
};
2014-06-16 19:22:40 +02:00
pmc: pmc@fffffc00 {
plla: pllack {
atmel,clk-input-range = <2000000 32000000>;
atmel,pll-clk-output-ranges = <745000000 800000000 0 0>,
<695000000 750000000 1 0>,
<645000000 700000000 2 0>,
<595000000 650000000 3 0>,
<545000000 600000000 0 1>,
<495000000 550000000 1 1>,
<445000000 500000000 2 1>,
<400000000 450000000 3 1>;
};
pllb: pllbck {
2014-09-01 23:29:46 +02:00
compatible = "atmel,at91sam9g20-clk-pllb";
2014-06-16 19:22:40 +02:00
atmel,clk-input-range = <2000000 32000000>;
atmel,pll-clk-output-ranges = <30000000 100000000 0 0>;
};
mck: masterck {
atmel,clk-output-range = <0 133000000>;
atmel,clk-divisors = <1 2 4 6>;
};
};
2012-05-16 17:37:06 +02:00
};
};
2011-10-14 09:40:52 +08:00
};