2013-06-24 16:20:28 +05:30
/*
* exynos_tmu_data . c - Samsung EXYNOS tmu data file
*
* Copyright ( C ) 2013 Samsung Electronics
* Amit Daniel Kachhap < amit . daniel @ samsung . com >
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation ; either version 2 of the License , or
* ( at your option ) any later version .
*
* This program is distributed in the hope that it will be useful ,
* but WITHOUT ANY WARRANTY ; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE . See the
* GNU General Public License for more details .
*
* You should have received a copy of the GNU General Public License
* along with this program ; if not , write to the Free Software
* Foundation , Inc . , 59 Temple Place , Suite 330 , Boston , MA 02111 - 1307 USA
*
*/
# include "exynos_thermal_common.h"
# include "exynos_tmu.h"
# include "exynos_tmu_data.h"
# if defined(CONFIG_CPU_EXYNOS4210)
2013-06-24 16:20:31 +05:30
static const struct exynos_tmu_registers exynos4210_tmu_registers = {
. triminfo_data = EXYNOS_TMU_REG_TRIMINFO ,
. tmu_ctrl = EXYNOS_TMU_REG_CONTROL ,
. tmu_status = EXYNOS_TMU_REG_STATUS ,
. tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP ,
. threshold_temp = EXYNOS4210_TMU_REG_THRESHOLD_TEMP ,
. threshold_th0 = EXYNOS4210_TMU_REG_TRIG_LEVEL0 ,
. tmu_inten = EXYNOS_TMU_REG_INTEN ,
. inten_rise0_shift = EXYNOS_TMU_INTEN_RISE0_SHIFT ,
. inten_rise1_shift = EXYNOS_TMU_INTEN_RISE1_SHIFT ,
. inten_rise2_shift = EXYNOS_TMU_INTEN_RISE2_SHIFT ,
. inten_rise3_shift = EXYNOS_TMU_INTEN_RISE3_SHIFT ,
2013-06-24 16:20:33 +05:30
. tmu_intstat = EXYNOS_TMU_REG_INTSTAT ,
2013-06-24 16:20:31 +05:30
. tmu_intclear = EXYNOS_TMU_REG_INTCLEAR ,
} ;
2013-06-24 16:20:39 +05:30
struct exynos_tmu_init_data const exynos4210_default_tmu_data = {
. tmu_data = {
{
. threshold = 80 ,
. trigger_levels [ 0 ] = 5 ,
. trigger_levels [ 1 ] = 20 ,
. trigger_levels [ 2 ] = 30 ,
. trigger_enable [ 0 ] = true ,
. trigger_enable [ 1 ] = true ,
. trigger_enable [ 2 ] = true ,
. trigger_enable [ 3 ] = false ,
. trigger_type [ 0 ] = THROTTLE_ACTIVE ,
. trigger_type [ 1 ] = THROTTLE_ACTIVE ,
. trigger_type [ 2 ] = SW_TRIP ,
. max_trigger_level = 4 ,
2014-07-31 19:11:04 +02:00
. non_hw_trigger_levels = 3 ,
2013-06-24 16:20:39 +05:30
. gain = 15 ,
. reference_voltage = 7 ,
. cal_type = TYPE_ONE_POINT_TRIMMING ,
. min_efuse_value = 40 ,
. max_efuse_value = 100 ,
. first_point_trim = 25 ,
. second_point_trim = 85 ,
. default_temp_offset = 50 ,
. freq_tab [ 0 ] = {
. freq_clip_max = 800 * 1000 ,
. temp_level = 85 ,
} ,
. freq_tab [ 1 ] = {
. freq_clip_max = 200 * 1000 ,
. temp_level = 100 ,
} ,
. freq_tab_count = 2 ,
. type = SOC_ARCH_EXYNOS4210 ,
. registers = & exynos4210_tmu_registers ,
2013-06-24 16:20:40 +05:30
. features = TMU_SUPPORT_READY_STATUS ,
2013-06-24 16:20:39 +05:30
} ,
2013-06-24 16:20:28 +05:30
} ,
2013-06-24 16:20:39 +05:30
. tmu_count = 1 ,
2013-06-24 16:20:28 +05:30
} ;
# endif
2014-07-01 09:33:19 +09:00
# if defined(CONFIG_SOC_EXYNOS3250)
static const struct exynos_tmu_registers exynos3250_tmu_registers = {
. triminfo_data = EXYNOS_TMU_REG_TRIMINFO ,
2014-09-03 12:09:03 +09:00
. triminfo_ctrl [ 0 ] = EXYNOS_TMU_TRIMINFO_CON1 ,
. triminfo_ctrl [ 1 ] = EXYNOS_TMU_TRIMINFO_CON2 ,
. triminfo_ctrl_count = 2 ,
2014-07-01 09:33:19 +09:00
. tmu_ctrl = EXYNOS_TMU_REG_CONTROL ,
. test_mux_addr_shift = EXYNOS4412_MUX_ADDR_SHIFT ,
. therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT ,
. therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK ,
. therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT ,
. tmu_status = EXYNOS_TMU_REG_STATUS ,
. tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP ,
. threshold_th0 = EXYNOS_THD_TEMP_RISE ,
. threshold_th1 = EXYNOS_THD_TEMP_FALL ,
. tmu_inten = EXYNOS_TMU_REG_INTEN ,
. inten_rise0_shift = EXYNOS_TMU_INTEN_RISE0_SHIFT ,
. inten_rise1_shift = EXYNOS_TMU_INTEN_RISE1_SHIFT ,
. inten_rise2_shift = EXYNOS_TMU_INTEN_RISE2_SHIFT ,
. inten_fall0_shift = EXYNOS_TMU_INTEN_FALL0_SHIFT ,
. tmu_intstat = EXYNOS_TMU_REG_INTSTAT ,
. tmu_intclear = EXYNOS_TMU_REG_INTCLEAR ,
. emul_con = EXYNOS_EMUL_CON ,
. emul_temp_shift = EXYNOS_EMUL_DATA_SHIFT ,
. emul_time_shift = EXYNOS_EMUL_TIME_SHIFT ,
} ;
# define EXYNOS3250_TMU_DATA \
. threshold_falling = 10 , \
. trigger_levels [ 0 ] = 70 , \
. trigger_levels [ 1 ] = 95 , \
. trigger_levels [ 2 ] = 110 , \
. trigger_levels [ 3 ] = 120 , \
. trigger_enable [ 0 ] = true , \
. trigger_enable [ 1 ] = true , \
. trigger_enable [ 2 ] = true , \
. trigger_enable [ 3 ] = false , \
. trigger_type [ 0 ] = THROTTLE_ACTIVE , \
. trigger_type [ 1 ] = THROTTLE_ACTIVE , \
. trigger_type [ 2 ] = SW_TRIP , \
. trigger_type [ 3 ] = HW_TRIP , \
. max_trigger_level = 4 , \
2014-07-31 19:11:04 +02:00
. non_hw_trigger_levels = 3 , \
2014-07-01 09:33:19 +09:00
. gain = 8 , \
. reference_voltage = 16 , \
. noise_cancel_mode = 4 , \
. cal_type = TYPE_TWO_POINT_TRIMMING , \
. efuse_value = 55 , \
. min_efuse_value = 40 , \
. max_efuse_value = 100 , \
. first_point_trim = 25 , \
. second_point_trim = 85 , \
. default_temp_offset = 50 , \
. freq_tab [ 0 ] = { \
. freq_clip_max = 800 * 1000 , \
. temp_level = 70 , \
} , \
. freq_tab [ 1 ] = { \
. freq_clip_max = 400 * 1000 , \
. temp_level = 95 , \
} , \
. freq_tab_count = 2 , \
2014-09-03 12:09:03 +09:00
. triminfo_reload [ 0 ] = EXYNOS_TRIMINFO_RELOAD_ENABLE , \
. triminfo_reload [ 1 ] = EXYNOS_TRIMINFO_RELOAD_ENABLE , \
2014-07-01 09:33:19 +09:00
. registers = & exynos3250_tmu_registers , \
2014-09-03 12:09:03 +09:00
. features = ( TMU_SUPPORT_EMULATION | TMU_SUPPORT_TRIM_RELOAD | \
2014-07-01 09:33:19 +09:00
TMU_SUPPORT_FALLING_TRIP | TMU_SUPPORT_READY_STATUS | \
TMU_SUPPORT_EMUL_TIME )
# endif
# if defined(CONFIG_SOC_EXYNOS3250)
struct exynos_tmu_init_data const exynos3250_default_tmu_data = {
. tmu_data = {
{
EXYNOS3250_TMU_DATA ,
. type = SOC_ARCH_EXYNOS3250 ,
. test_mux = EXYNOS4412_MUX_ADDR_VALUE ,
} ,
} ,
. tmu_count = 1 ,
} ;
# endif
2013-10-09 08:29:51 +02:00
# if defined(CONFIG_SOC_EXYNOS4412) || defined(CONFIG_SOC_EXYNOS5250)
static const struct exynos_tmu_registers exynos4412_tmu_registers = {
2013-06-24 16:20:31 +05:30
. triminfo_data = EXYNOS_TMU_REG_TRIMINFO ,
2014-09-03 12:09:03 +09:00
. triminfo_ctrl [ 0 ] = EXYNOS_TMU_TRIMINFO_CON2 ,
2014-09-03 12:09:02 +09:00
. triminfo_ctrl_count = 1 ,
2013-06-24 16:20:31 +05:30
. tmu_ctrl = EXYNOS_TMU_REG_CONTROL ,
2013-10-09 08:29:52 +02:00
. test_mux_addr_shift = EXYNOS4412_MUX_ADDR_SHIFT ,
2013-06-24 16:20:31 +05:30
. therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT ,
. therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK ,
. therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT ,
. tmu_status = EXYNOS_TMU_REG_STATUS ,
. tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP ,
. threshold_th0 = EXYNOS_THD_TEMP_RISE ,
. threshold_th1 = EXYNOS_THD_TEMP_FALL ,
. tmu_inten = EXYNOS_TMU_REG_INTEN ,
. inten_rise0_shift = EXYNOS_TMU_INTEN_RISE0_SHIFT ,
. inten_rise1_shift = EXYNOS_TMU_INTEN_RISE1_SHIFT ,
. inten_rise2_shift = EXYNOS_TMU_INTEN_RISE2_SHIFT ,
. inten_rise3_shift = EXYNOS_TMU_INTEN_RISE3_SHIFT ,
. inten_fall0_shift = EXYNOS_TMU_INTEN_FALL0_SHIFT ,
2013-06-24 16:20:33 +05:30
. tmu_intstat = EXYNOS_TMU_REG_INTSTAT ,
2013-06-24 16:20:31 +05:30
. tmu_intclear = EXYNOS_TMU_REG_INTCLEAR ,
. emul_con = EXYNOS_EMUL_CON ,
. emul_temp_shift = EXYNOS_EMUL_DATA_SHIFT ,
. emul_time_shift = EXYNOS_EMUL_TIME_SHIFT ,
} ;
2013-06-24 16:20:39 +05:30
2013-10-09 08:29:51 +02:00
# define EXYNOS4412_TMU_DATA \
2013-06-24 16:20:39 +05:30
. threshold_falling = 10 , \
2013-12-20 15:24:55 +01:00
. trigger_levels [ 0 ] = 70 , \
. trigger_levels [ 1 ] = 95 , \
2013-06-24 16:20:39 +05:30
. trigger_levels [ 2 ] = 110 , \
. trigger_levels [ 3 ] = 120 , \
. trigger_enable [ 0 ] = true , \
. trigger_enable [ 1 ] = true , \
. trigger_enable [ 2 ] = true , \
. trigger_enable [ 3 ] = false , \
. trigger_type [ 0 ] = THROTTLE_ACTIVE , \
. trigger_type [ 1 ] = THROTTLE_ACTIVE , \
. trigger_type [ 2 ] = SW_TRIP , \
. trigger_type [ 3 ] = HW_TRIP , \
. max_trigger_level = 4 , \
2014-07-31 19:11:04 +02:00
. non_hw_trigger_levels = 3 , \
2013-06-24 16:20:39 +05:30
. gain = 8 , \
. reference_voltage = 16 , \
. noise_cancel_mode = 4 , \
. cal_type = TYPE_ONE_POINT_TRIMMING , \
. efuse_value = 55 , \
. min_efuse_value = 40 , \
. max_efuse_value = 100 , \
. first_point_trim = 25 , \
. second_point_trim = 85 , \
. default_temp_offset = 50 , \
. freq_tab [ 0 ] = { \
2013-12-20 15:24:55 +01:00
. freq_clip_max = 1400 * 1000 , \
. temp_level = 70 , \
2013-06-24 16:20:39 +05:30
} , \
. freq_tab [ 1 ] = { \
2013-12-20 15:24:55 +01:00
. freq_clip_max = 400 * 1000 , \
. temp_level = 95 , \
2013-06-24 16:20:39 +05:30
} , \
. freq_tab_count = 2 , \
2014-09-03 12:09:02 +09:00
. triminfo_reload [ 0 ] = EXYNOS_TRIMINFO_RELOAD_ENABLE , \
2013-10-09 08:29:51 +02:00
. registers = & exynos4412_tmu_registers , \
2013-06-24 16:20:40 +05:30
. features = ( TMU_SUPPORT_EMULATION | TMU_SUPPORT_TRIM_RELOAD | \
TMU_SUPPORT_FALLING_TRIP | TMU_SUPPORT_READY_STATUS | \
TMU_SUPPORT_EMUL_TIME )
2013-10-09 08:29:51 +02:00
# endif
2013-06-24 16:20:39 +05:30
2013-10-09 08:29:51 +02:00
# if defined(CONFIG_SOC_EXYNOS4412)
struct exynos_tmu_init_data const exynos4412_default_tmu_data = {
. tmu_data = {
{
EXYNOS4412_TMU_DATA ,
. type = SOC_ARCH_EXYNOS4412 ,
2013-10-09 08:29:52 +02:00
. test_mux = EXYNOS4412_MUX_ADDR_VALUE ,
2013-10-09 08:29:51 +02:00
} ,
} ,
. tmu_count = 1 ,
} ;
# endif
# if defined(CONFIG_SOC_EXYNOS5250)
2013-06-24 16:20:39 +05:30
struct exynos_tmu_init_data const exynos5250_default_tmu_data = {
. tmu_data = {
2013-10-09 08:29:51 +02:00
{
EXYNOS4412_TMU_DATA ,
. type = SOC_ARCH_EXYNOS5250 ,
} ,
2013-06-24 16:20:39 +05:30
} ,
. tmu_count = 1 ,
2013-06-24 16:20:28 +05:30
} ;
# endif
2013-06-24 16:20:44 +05:30
2013-12-20 17:49:10 +05:30
# if defined(CONFIG_SOC_EXYNOS5260)
static const struct exynos_tmu_registers exynos5260_tmu_registers = {
. triminfo_data = EXYNOS_TMU_REG_TRIMINFO ,
. tmu_ctrl = EXYNOS_TMU_REG_CONTROL ,
. therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT ,
. therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK ,
. therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT ,
. tmu_status = EXYNOS_TMU_REG_STATUS ,
. tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP ,
. threshold_th0 = EXYNOS_THD_TEMP_RISE ,
. threshold_th1 = EXYNOS_THD_TEMP_FALL ,
. tmu_inten = EXYNOS5260_TMU_REG_INTEN ,
. inten_rise0_shift = EXYNOS_TMU_INTEN_RISE0_SHIFT ,
. inten_rise1_shift = EXYNOS_TMU_INTEN_RISE1_SHIFT ,
. inten_rise2_shift = EXYNOS_TMU_INTEN_RISE2_SHIFT ,
. inten_rise3_shift = EXYNOS_TMU_INTEN_RISE3_SHIFT ,
. inten_fall0_shift = EXYNOS_TMU_INTEN_FALL0_SHIFT ,
. tmu_intstat = EXYNOS5260_TMU_REG_INTSTAT ,
. tmu_intclear = EXYNOS5260_TMU_REG_INTCLEAR ,
. emul_con = EXYNOS5260_EMUL_CON ,
. emul_temp_shift = EXYNOS_EMUL_DATA_SHIFT ,
. emul_time_shift = EXYNOS_EMUL_TIME_SHIFT ,
} ;
# define __EXYNOS5260_TMU_DATA \
. threshold_falling = 10 , \
. trigger_levels [ 0 ] = 85 , \
. trigger_levels [ 1 ] = 103 , \
. trigger_levels [ 2 ] = 110 , \
. trigger_levels [ 3 ] = 120 , \
. trigger_enable [ 0 ] = true , \
. trigger_enable [ 1 ] = true , \
. trigger_enable [ 2 ] = true , \
. trigger_enable [ 3 ] = false , \
. trigger_type [ 0 ] = THROTTLE_ACTIVE , \
. trigger_type [ 1 ] = THROTTLE_ACTIVE , \
. trigger_type [ 2 ] = SW_TRIP , \
. trigger_type [ 3 ] = HW_TRIP , \
. max_trigger_level = 4 , \
2014-07-31 19:11:04 +02:00
. non_hw_trigger_levels = 3 , \
2013-12-20 17:49:10 +05:30
. gain = 8 , \
. reference_voltage = 16 , \
. noise_cancel_mode = 4 , \
. cal_type = TYPE_ONE_POINT_TRIMMING , \
. efuse_value = 55 , \
. min_efuse_value = 40 , \
. max_efuse_value = 100 , \
. first_point_trim = 25 , \
. second_point_trim = 85 , \
. default_temp_offset = 50 , \
. freq_tab [ 0 ] = { \
. freq_clip_max = 800 * 1000 , \
. temp_level = 85 , \
} , \
. freq_tab [ 1 ] = { \
. freq_clip_max = 200 * 1000 , \
. temp_level = 103 , \
} , \
. freq_tab_count = 2 , \
. registers = & exynos5260_tmu_registers , \
# define EXYNOS5260_TMU_DATA \
__EXYNOS5260_TMU_DATA \
. type = SOC_ARCH_EXYNOS5260 , \
2014-08-26 10:31:02 +09:00
. features = ( TMU_SUPPORT_EMULATION | TMU_SUPPORT_FALLING_TRIP | \
TMU_SUPPORT_READY_STATUS | TMU_SUPPORT_EMUL_TIME )
2013-12-20 17:49:10 +05:30
struct exynos_tmu_init_data const exynos5260_default_tmu_data = {
. tmu_data = {
{ EXYNOS5260_TMU_DATA } ,
{ EXYNOS5260_TMU_DATA } ,
{ EXYNOS5260_TMU_DATA } ,
{ EXYNOS5260_TMU_DATA } ,
{ EXYNOS5260_TMU_DATA } ,
} ,
. tmu_count = 5 ,
} ;
# endif
2013-12-19 11:36:31 +05:30
# if defined(CONFIG_SOC_EXYNOS5420)
static const struct exynos_tmu_registers exynos5420_tmu_registers = {
. triminfo_data = EXYNOS_TMU_REG_TRIMINFO ,
. tmu_ctrl = EXYNOS_TMU_REG_CONTROL ,
. therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT ,
. therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK ,
. therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT ,
. tmu_status = EXYNOS_TMU_REG_STATUS ,
. tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP ,
. threshold_th0 = EXYNOS_THD_TEMP_RISE ,
. threshold_th1 = EXYNOS_THD_TEMP_FALL ,
. tmu_inten = EXYNOS_TMU_REG_INTEN ,
. inten_rise0_shift = EXYNOS_TMU_INTEN_RISE0_SHIFT ,
. inten_rise1_shift = EXYNOS_TMU_INTEN_RISE1_SHIFT ,
. inten_rise2_shift = EXYNOS_TMU_INTEN_RISE2_SHIFT ,
/* INTEN_RISE3 Not availble in exynos5420 */
. inten_rise3_shift = EXYNOS_TMU_INTEN_RISE3_SHIFT ,
. inten_fall0_shift = EXYNOS_TMU_INTEN_FALL0_SHIFT ,
. tmu_intstat = EXYNOS_TMU_REG_INTSTAT ,
. tmu_intclear = EXYNOS_TMU_REG_INTCLEAR ,
. emul_con = EXYNOS_EMUL_CON ,
. emul_temp_shift = EXYNOS_EMUL_DATA_SHIFT ,
. emul_time_shift = EXYNOS_EMUL_TIME_SHIFT ,
} ;
# define __EXYNOS5420_TMU_DATA \
. threshold_falling = 10 , \
. trigger_levels [ 0 ] = 85 , \
. trigger_levels [ 1 ] = 103 , \
. trigger_levels [ 2 ] = 110 , \
. trigger_levels [ 3 ] = 120 , \
. trigger_enable [ 0 ] = true , \
. trigger_enable [ 1 ] = true , \
. trigger_enable [ 2 ] = true , \
. trigger_enable [ 3 ] = false , \
. trigger_type [ 0 ] = THROTTLE_ACTIVE , \
. trigger_type [ 1 ] = THROTTLE_ACTIVE , \
. trigger_type [ 2 ] = SW_TRIP , \
. trigger_type [ 3 ] = HW_TRIP , \
. max_trigger_level = 4 , \
2014-07-31 19:11:04 +02:00
. non_hw_trigger_levels = 3 , \
2013-12-19 11:36:31 +05:30
. gain = 8 , \
. reference_voltage = 16 , \
. noise_cancel_mode = 4 , \
. cal_type = TYPE_ONE_POINT_TRIMMING , \
. efuse_value = 55 , \
. min_efuse_value = 40 , \
. max_efuse_value = 100 , \
. first_point_trim = 25 , \
. second_point_trim = 85 , \
. default_temp_offset = 50 , \
. freq_tab [ 0 ] = { \
. freq_clip_max = 800 * 1000 , \
. temp_level = 85 , \
} , \
. freq_tab [ 1 ] = { \
. freq_clip_max = 200 * 1000 , \
. temp_level = 103 , \
} , \
. freq_tab_count = 2 , \
. registers = & exynos5420_tmu_registers , \
# define EXYNOS5420_TMU_DATA \
__EXYNOS5420_TMU_DATA \
. type = SOC_ARCH_EXYNOS5250 , \
2014-08-26 10:31:02 +09:00
. features = ( TMU_SUPPORT_EMULATION | TMU_SUPPORT_FALLING_TRIP | \
TMU_SUPPORT_READY_STATUS | TMU_SUPPORT_EMUL_TIME )
2013-12-19 11:36:31 +05:30
# define EXYNOS5420_TMU_DATA_SHARED \
__EXYNOS5420_TMU_DATA \
. type = SOC_ARCH_EXYNOS5420_TRIMINFO , \
2014-08-26 10:31:02 +09:00
. features = ( TMU_SUPPORT_EMULATION | TMU_SUPPORT_FALLING_TRIP | \
TMU_SUPPORT_READY_STATUS | TMU_SUPPORT_EMUL_TIME | \
TMU_SUPPORT_ADDRESS_MULTIPLE )
2013-12-19 11:36:31 +05:30
struct exynos_tmu_init_data const exynos5420_default_tmu_data = {
. tmu_data = {
{ EXYNOS5420_TMU_DATA } ,
{ EXYNOS5420_TMU_DATA } ,
{ EXYNOS5420_TMU_DATA_SHARED } ,
{ EXYNOS5420_TMU_DATA_SHARED } ,
{ EXYNOS5420_TMU_DATA_SHARED } ,
} ,
. tmu_count = 5 ,
} ;
# endif
2013-06-24 16:20:44 +05:30
# if defined(CONFIG_SOC_EXYNOS5440)
static const struct exynos_tmu_registers exynos5440_tmu_registers = {
. triminfo_data = EXYNOS5440_TMU_S0_7_TRIM ,
. tmu_ctrl = EXYNOS5440_TMU_S0_7_CTRL ,
. therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT ,
. therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK ,
. therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT ,
. tmu_status = EXYNOS5440_TMU_S0_7_STATUS ,
. tmu_cur_temp = EXYNOS5440_TMU_S0_7_TEMP ,
. threshold_th0 = EXYNOS5440_TMU_S0_7_TH0 ,
. threshold_th1 = EXYNOS5440_TMU_S0_7_TH1 ,
. threshold_th2 = EXYNOS5440_TMU_S0_7_TH2 ,
. threshold_th3_l0_shift = EXYNOS5440_TMU_TH_RISE4_SHIFT ,
. tmu_inten = EXYNOS5440_TMU_S0_7_IRQEN ,
. inten_rise0_shift = EXYNOS5440_TMU_INTEN_RISE0_SHIFT ,
. inten_rise1_shift = EXYNOS5440_TMU_INTEN_RISE1_SHIFT ,
. inten_rise2_shift = EXYNOS5440_TMU_INTEN_RISE2_SHIFT ,
. inten_rise3_shift = EXYNOS5440_TMU_INTEN_RISE3_SHIFT ,
. inten_fall0_shift = EXYNOS5440_TMU_INTEN_FALL0_SHIFT ,
. tmu_intstat = EXYNOS5440_TMU_S0_7_IRQ ,
. tmu_intclear = EXYNOS5440_TMU_S0_7_IRQ ,
. tmu_irqstatus = EXYNOS5440_TMU_IRQ_STATUS ,
. emul_con = EXYNOS5440_TMU_S0_7_DEBUG ,
. emul_temp_shift = EXYNOS_EMUL_DATA_SHIFT ,
. tmu_pmin = EXYNOS5440_TMU_PMIN ,
} ;
# define EXYNOS5440_TMU_DATA \
. trigger_levels [ 0 ] = 100 , \
. trigger_levels [ 4 ] = 105 , \
. trigger_enable [ 0 ] = 1 , \
. trigger_type [ 0 ] = SW_TRIP , \
. trigger_type [ 4 ] = HW_TRIP , \
. max_trigger_level = 5 , \
2014-07-31 19:11:04 +02:00
. non_hw_trigger_levels = 1 , \
2013-06-24 16:20:44 +05:30
. gain = 5 , \
. reference_voltage = 16 , \
. noise_cancel_mode = 4 , \
. cal_type = TYPE_ONE_POINT_TRIMMING , \
. efuse_value = 0x5b2d , \
. min_efuse_value = 16 , \
. max_efuse_value = 76 , \
. first_point_trim = 25 , \
. second_point_trim = 70 , \
. default_temp_offset = 25 , \
. type = SOC_ARCH_EXYNOS5440 , \
. registers = & exynos5440_tmu_registers , \
. features = ( TMU_SUPPORT_EMULATION | TMU_SUPPORT_FALLING_TRIP | \
2013-12-19 11:36:08 +05:30
TMU_SUPPORT_MULTI_INST | TMU_SUPPORT_ADDRESS_MULTIPLE ) ,
2013-06-24 16:20:44 +05:30
struct exynos_tmu_init_data const exynos5440_default_tmu_data = {
. tmu_data = {
{ EXYNOS5440_TMU_DATA } ,
{ EXYNOS5440_TMU_DATA } ,
{ EXYNOS5440_TMU_DATA } ,
} ,
. tmu_count = 3 ,
} ;
# endif