2005-04-16 15:20:36 -07:00
/*
* Copyright 2001 MontaVista Software Inc .
* Author : Jun Sun , jsun @ mvista . com or jsun @ junsun . net
*
* Copyright ( C ) 2001 Ralf Baechle
2005-02-03 23:06:29 +00:00
* Copyright ( C ) 2005 MIPS Technologies , Inc . All rights reserved .
* Author : Maciej W . Rozycki < macro @ mips . com >
2005-04-16 15:20:36 -07:00
*
* This file define the irq handler for MIPS CPU interrupts .
*
* This program is free software ; you can redistribute it and / or modify it
* under the terms of the GNU General Public License as published by the
* Free Software Foundation ; either version 2 of the License , or ( at your
* option ) any later version .
*/
/*
* Almost all MIPS CPUs define 8 interrupt sources . They are typically
* level triggered ( i . e . , cannot be cleared from CPU ; must be cleared from
* device ) . The first two are software interrupts which we don ' t really
* use or support . The last one is usually the CPU timer interrupt if
* counter register is present or , for CPUs with an external FPU , by
* convention it ' s the FPU exception interrupt .
*
* Don ' t even think about using this on SMP . You have been warned .
*
* This file exports one global function :
* void mips_cpu_irq_init ( int irq_base ) ;
*/
# include <linux/init.h>
# include <linux/interrupt.h>
# include <linux/kernel.h>
# include <asm/irq_cpu.h>
# include <asm/mipsregs.h>
2005-08-17 13:44:26 +00:00
# include <asm/mipsmtregs.h>
2005-04-16 15:20:36 -07:00
# include <asm/system.h>
static int mips_cpu_irq_base ;
static inline void unmask_mips_irq ( unsigned int irq )
{
set_c0_status ( 0x100 < < ( irq - mips_cpu_irq_base ) ) ;
2005-07-13 18:20:33 +00:00
irq_enable_hazard ( ) ;
2005-04-16 15:20:36 -07:00
}
static inline void mask_mips_irq ( unsigned int irq )
{
clear_c0_status ( 0x100 < < ( irq - mips_cpu_irq_base ) ) ;
2005-07-13 18:20:33 +00:00
irq_disable_hazard ( ) ;
2005-04-16 15:20:36 -07:00
}
2006-07-02 14:41:42 +01:00
static struct irq_chip mips_cpu_irq_controller = {
2005-08-17 13:44:26 +00:00
. typename = " MIPS " ,
2006-11-02 02:08:36 +09:00
. ack = mask_mips_irq ,
. mask = mask_mips_irq ,
. mask_ack = mask_mips_irq ,
. unmask = unmask_mips_irq ,
2006-11-14 01:13:18 +09:00
. eoi = unmask_mips_irq ,
2005-04-16 15:20:36 -07:00
} ;
2005-08-17 13:44:26 +00:00
/*
* Basically the same as above but taking care of all the MT stuff
*/
# define unmask_mips_mt_irq unmask_mips_irq
# define mask_mips_mt_irq mask_mips_irq
static unsigned int mips_mt_cpu_irq_startup ( unsigned int irq )
{
unsigned int vpflags = dvpe ( ) ;
clear_c0_cause ( 0x100 < < ( irq - mips_cpu_irq_base ) ) ;
evpe ( vpflags ) ;
2006-11-02 02:08:36 +09:00
unmask_mips_mt_irq ( irq ) ;
2005-08-17 13:44:26 +00:00
return 0 ;
}
/*
* While we ack the interrupt interrupts are disabled and thus we don ' t need
* to deal with concurrency issues . Same for mips_cpu_irq_end .
*/
static void mips_mt_cpu_irq_ack ( unsigned int irq )
{
unsigned int vpflags = dvpe ( ) ;
clear_c0_cause ( 0x100 < < ( irq - mips_cpu_irq_base ) ) ;
evpe ( vpflags ) ;
mask_mips_mt_irq ( irq ) ;
}
2006-07-02 14:41:42 +01:00
static struct irq_chip mips_mt_cpu_irq_controller = {
2005-08-17 13:44:26 +00:00
. typename = " MIPS " ,
. startup = mips_mt_cpu_irq_startup ,
. ack = mips_mt_cpu_irq_ack ,
2006-11-02 02:08:36 +09:00
. mask = mask_mips_mt_irq ,
. mask_ack = mips_mt_cpu_irq_ack ,
. unmask = unmask_mips_mt_irq ,
2006-11-14 01:13:18 +09:00
. eoi = unmask_mips_mt_irq ,
2005-08-17 13:44:26 +00:00
} ;
2005-04-16 15:20:36 -07:00
void __init mips_cpu_irq_init ( int irq_base )
{
int i ;
2005-02-03 23:06:29 +00:00
/* Mask interrupts. */
clear_c0_status ( ST0_IM ) ;
clear_c0_cause ( CAUSEF_IP ) ;
2005-08-17 13:44:26 +00:00
/*
* Only MT is using the software interrupts currently , so we just
* leave them uninitialized for other processors .
*/
if ( cpu_has_mipsmt )
2006-11-02 02:08:36 +09:00
for ( i = irq_base ; i < irq_base + 2 ; i + + )
set_irq_chip ( i , & mips_mt_cpu_irq_controller ) ;
for ( i = irq_base + 2 ; i < irq_base + 8 ; i + + )
2006-11-14 01:13:18 +09:00
set_irq_chip_and_handler ( i , & mips_cpu_irq_controller ,
handle_level_irq ) ;
2005-04-16 15:20:36 -07:00
mips_cpu_irq_base = irq_base ;
}