2018-08-22 00:02:19 +02:00
/* SPDX-License-Identifier: GPL-2.0 */
2014-01-03 15:52:22 +03:00
/* SuperH Ethernet device driver
2008-06-09 16:33:56 -07:00
*
2012-03-25 18:59:51 +00:00
* Copyright ( C ) 2006 - 2012 Nobuhiro Iwamatsu
* Copyright ( C ) 2008 - 2012 Renesas Solutions Corp .
2008-06-09 16:33:56 -07:00
*/
# ifndef __SH_ETH_H__
# define __SH_ETH_H__
# define CARDNAME "sh-eth"
# define TX_TIMEOUT (5*HZ)
2008-06-30 11:08:17 +09:00
# define TX_RING_SIZE 64 /* Tx ring size */
# define RX_RING_SIZE 64 /* Rx ring size */
2012-06-26 20:00:03 +00:00
# define TX_RING_MIN 64
# define RX_RING_MIN 64
# define TX_RING_MAX 1024
# define RX_RING_MAX 1024
2014-02-14 03:05:42 +03:00
# define PKT_BUF_SZ 1538
2012-02-15 17:55:03 +00:00
# define SH_ETH_TSU_TIMEOUT_MS 500
# define SH_ETH_TSU_CAM_ENTRIES 32
2008-06-09 16:33:56 -07:00
2011-03-07 21:59:26 +00:00
enum {
2015-02-26 20:34:35 +00:00
/* IMPORTANT: To keep ethtool register dump working, add new
* register names immediately before SH_ETH_MAX_REGISTER_OFFSET .
*/
2011-03-07 21:59:26 +00:00
/* E-DMAC registers */
EDSR = 0 ,
EDMR ,
EDTRR ,
EDRRR ,
EESR ,
EESIPR ,
TDLAR ,
TDFAR ,
TDFXR ,
TDFFR ,
RDLAR ,
RDFAR ,
RDFXR ,
RDFFR ,
TRSCER ,
RMFCR ,
TFTR ,
FDR ,
RMCR ,
EDOCR ,
TFUCR ,
RFOCR ,
2013-07-23 10:18:04 +09:00
RMIIMODE ,
2011-03-07 21:59:26 +00:00
FCFTR ,
RPADIR ,
TRIMD ,
RBWAR ,
TBRAR ,
/* Ether registers */
ECMR ,
ECSR ,
ECSIPR ,
PIR ,
PSR ,
RDMLR ,
PIPR ,
RFLR ,
IPGR ,
APR ,
MPR ,
PFTCR ,
PFRCR ,
RFCR ,
RFCF ,
TPAUSER ,
TPAUSECR ,
BCFR ,
BCFRR ,
GECMR ,
BCULR ,
MAHR ,
MALR ,
TROCR ,
CDCR ,
LCCR ,
CNDCR ,
CEFCR ,
FRECR ,
TSFRCR ,
TLFRCR ,
CERCR ,
CEECR ,
MAFCR ,
RTRATE ,
2012-03-25 18:59:51 +00:00
CSMR ,
RMII_MII ,
2011-03-07 21:59:26 +00:00
/* TSU Absolute address */
ARSTR ,
TSU_CTRST ,
TSU_FWEN0 ,
TSU_FWEN1 ,
TSU_FCM ,
TSU_BSYSL0 ,
TSU_BSYSL1 ,
TSU_PRISL0 ,
TSU_PRISL1 ,
TSU_FWSL0 ,
TSU_FWSL1 ,
TSU_FWSLC ,
2018-02-24 20:28:16 +03:00
TSU_QTAG0 , /* Same as TSU_QTAGM0 */
TSU_QTAG1 , /* Same as TSU_QTAGM1 */
2011-03-07 21:59:26 +00:00
TSU_QTAGM0 ,
TSU_QTAGM1 ,
TSU_FWSR ,
TSU_FWINMK ,
TSU_ADQT0 ,
TSU_ADQT1 ,
TSU_VTAG0 ,
TSU_VTAG1 ,
TSU_ADSBSY ,
TSU_TEN ,
TSU_POST1 ,
TSU_POST2 ,
TSU_POST3 ,
TSU_POST4 ,
TSU_ADRH0 ,
2015-02-26 20:34:35 +00:00
/* TSU_ADR{H,L}{0..31} are assumed to be contiguous */
2011-03-07 21:59:26 +00:00
TXNLCR0 ,
TXALCR0 ,
RXNLCR0 ,
RXALCR0 ,
FWNLCR0 ,
FWALCR0 ,
TXNLCR1 ,
TXALCR1 ,
RXNLCR1 ,
RXALCR1 ,
FWNLCR1 ,
FWALCR1 ,
/* This value must be written at last. */
SH_ETH_MAX_REGISTER_OFFSET ,
} ;
2013-08-18 03:13:26 +04:00
enum {
SH_ETH_REG_GIGABIT ,
2014-01-17 09:22:28 +09:00
SH_ETH_REG_FAST_RZ ,
2013-08-18 03:13:26 +04:00
SH_ETH_REG_FAST_RCAR ,
SH_ETH_REG_FAST_SH4 ,
SH_ETH_REG_FAST_SH3_SH2
} ;
2009-05-24 23:54:21 +00:00
/* Driver's parameters */
2018-05-18 12:52:51 +02:00
# if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_RENESAS)
2014-11-27 20:34:00 +09:00
# define SH_ETH_RX_ALIGN 32
2009-05-24 23:54:21 +00:00
# else
2014-11-27 20:34:00 +09:00
# define SH_ETH_RX_ALIGN 2
2009-05-24 23:54:21 +00:00
# endif
2014-01-03 15:52:22 +03:00
/* Register's bits
2008-06-30 11:08:17 +09:00
*/
2014-01-17 09:22:28 +09:00
/* EDSR : sh7734, sh7757, sh7763, r8a7740, and r7s72100 only */
2008-06-30 11:08:17 +09:00
enum EDSR_BIT {
EDSR_ENT = 0x01 , EDSR_ENR = 0x02 ,
} ;
# define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
2013-06-06 09:43:16 +00:00
/* GECMR : sh7734, sh7763 and r8a7740 only */
2008-06-30 11:08:17 +09:00
enum GECMR_BIT {
GECMR_10 = 0x0 , GECMR_100 = 0x04 , GECMR_1000 = 0x01 ,
} ;
2008-06-09 16:33:56 -07:00
/* EDMR */
enum DMAC_M_BIT {
2018-05-18 21:31:28 +03:00
EDMR_NBST = 0x80 ,
2009-05-24 23:54:21 +00:00
EDMR_EL = 0x40 , /* Litte endian */
2008-06-30 11:08:17 +09:00
EDMR_DL1 = 0x20 , EDMR_DL0 = 0x10 ,
2011-03-07 21:59:38 +00:00
EDMR_SRST_GETHER = 0x03 ,
EDMR_SRST_ETHER = 0x01 ,
2008-06-09 16:33:56 -07:00
} ;
/* EDTRR */
enum DMAC_T_BIT {
2011-03-07 21:59:38 +00:00
EDTRR_TRNS_GETHER = 0x03 ,
EDTRR_TRNS_ETHER = 0x01 ,
2008-06-09 16:33:56 -07:00
} ;
2014-01-03 15:52:22 +03:00
/* EDRRR */
2008-06-09 16:33:56 -07:00
enum EDRRR_R_BIT {
EDRRR_R = 0x01 ,
} ;
/* TPAUSER */
enum TPAUSER_BIT {
TPAUSER_TPAUSE = 0x0000ffff ,
TPAUSER_UNLIMITED = 0 ,
} ;
/* BCFR */
enum BCFR_BIT {
BCFR_RPAUSE = 0x0000ffff ,
BCFR_UNLIMITED = 0 ,
} ;
/* PIR */
enum PIR_BIT {
PIR_MDI = 0x08 , PIR_MDO = 0x04 , PIR_MMD = 0x02 , PIR_MDC = 0x01 ,
} ;
/* PSR */
enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01 , } ;
/* EESR */
enum EESR_BIT {
2009-05-24 23:54:21 +00:00
EESR_TWB1 = 0x80000000 ,
EESR_TWB = 0x40000000 , /* same as TWB0 */
EESR_TC1 = 0x20000000 ,
EESR_TUC = 0x10000000 ,
EESR_ROC = 0x08000000 ,
EESR_TABT = 0x04000000 ,
EESR_RABT = 0x02000000 ,
EESR_RFRMER = 0x01000000 , /* same as RFCOF */
EESR_ADE = 0x00800000 ,
EESR_ECI = 0x00400000 ,
EESR_FTC = 0x00200000 , /* same as TC or TC0 */
EESR_TDE = 0x00100000 ,
EESR_TFE = 0x00080000 , /* same as TFUF */
EESR_FRC = 0x00040000 , /* same as FR */
EESR_RDE = 0x00020000 ,
EESR_RFE = 0x00010000 ,
EESR_CND = 0x00000800 ,
EESR_DLC = 0x00000400 ,
EESR_CD = 0x00000200 ,
2018-05-20 00:02:36 +03:00
EESR_TRO = 0x00000100 ,
2009-05-24 23:54:21 +00:00
EESR_RMAF = 0x00000080 ,
EESR_CEEF = 0x00000040 ,
EESR_CELF = 0x00000020 ,
EESR_RRF = 0x00000010 ,
EESR_RTLF = 0x00000008 ,
EESR_RTSF = 0x00000004 ,
EESR_PRE = 0x00000002 ,
EESR_CERF = 0x00000001 ,
} ;
2013-06-19 23:29:23 +04:00
# define EESR_RX_CHECK (EESR_FRC | /* Frame recv */ \
EESR_RMAF | /* Multicast address recv */ \
EESR_RRF | /* Bit frame recv */ \
EESR_RTLF | /* Long frame recv */ \
EESR_RTSF | /* Short frame recv */ \
EESR_PRE | /* PHY-LSI recv error */ \
EESR_CERF ) /* Recv frame CRC error */
2009-05-24 23:54:21 +00:00
# define DEFAULT_TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | \
2018-05-20 00:02:36 +03:00
EESR_TRO )
2013-06-21 01:12:21 +04:00
# define DEFAULT_EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE | \
2009-05-24 23:54:21 +00:00
EESR_RDE | EESR_RFRMER | EESR_ADE | \
2017-01-04 15:11:21 +03:00
EESR_TFE | EESR_TDE )
2008-06-09 16:33:56 -07:00
/* EESIPR */
2017-01-29 15:07:34 +03:00
enum EESIPR_BIT {
2017-01-29 15:08:09 +03:00
EESIPR_TWB1IP = 0x80000000 ,
EESIPR_TWBIP = 0x40000000 , /* same as TWB0IP */
EESIPR_TC1IP = 0x20000000 ,
EESIPR_TUCIP = 0x10000000 ,
EESIPR_ROCIP = 0x08000000 ,
2017-01-29 15:07:34 +03:00
EESIPR_TABTIP = 0x04000000 ,
EESIPR_RABTIP = 0x02000000 ,
EESIPR_RFCOFIP = 0x01000000 ,
EESIPR_ADEIP = 0x00800000 ,
EESIPR_ECIIP = 0x00400000 ,
2017-01-29 15:08:09 +03:00
EESIPR_FTCIP = 0x00200000 , /* same as TC0IP */
2017-01-29 15:07:34 +03:00
EESIPR_TDEIP = 0x00100000 ,
EESIPR_TFUFIP = 0x00080000 ,
EESIPR_FRIP = 0x00040000 ,
EESIPR_RDEIP = 0x00020000 ,
EESIPR_RFOFIP = 0x00010000 ,
EESIPR_CNDIP = 0x00000800 ,
EESIPR_DLCIP = 0x00000400 ,
EESIPR_CDIP = 0x00000200 ,
EESIPR_TROIP = 0x00000100 ,
EESIPR_RMAFIP = 0x00000080 ,
2017-01-29 15:08:09 +03:00
EESIPR_CEEFIP = 0x00000040 ,
EESIPR_CELFIP = 0x00000020 ,
2017-01-29 15:07:34 +03:00
EESIPR_RRFIP = 0x00000010 ,
EESIPR_RTLFIP = 0x00000008 ,
EESIPR_RTSFIP = 0x00000004 ,
EESIPR_PREIP = 0x00000002 ,
EESIPR_CERFIP = 0x00000001 ,
2008-06-09 16:33:56 -07:00
} ;
2015-12-20 01:48:04 +03:00
/* Receive descriptor 0 bits */
2008-06-09 16:33:56 -07:00
enum RD_STS_BIT {
2015-11-03 01:28:07 +03:00
RD_RACT = 0x80000000 , RD_RDLE = 0x40000000 ,
2008-06-30 11:08:17 +09:00
RD_RFP1 = 0x20000000 , RD_RFP0 = 0x10000000 ,
2008-06-09 16:33:56 -07:00
RD_RFE = 0x08000000 , RD_RFS10 = 0x00000200 ,
RD_RFS9 = 0x00000100 , RD_RFS8 = 0x00000080 ,
RD_RFS7 = 0x00000040 , RD_RFS6 = 0x00000020 ,
RD_RFS5 = 0x00000010 , RD_RFS4 = 0x00000008 ,
RD_RFS3 = 0x00000004 , RD_RFS2 = 0x00000002 ,
RD_RFS1 = 0x00000001 ,
} ;
2008-06-30 11:08:17 +09:00
# define RDF1ST RD_RFP1
# define RDFEND RD_RFP0
# define RD_RFP (RD_RFP1|RD_RFP0)
2008-06-09 16:33:56 -07:00
2015-12-20 01:48:04 +03:00
/* Receive descriptor 1 bits */
enum RD_LEN_BIT {
RD_RFL = 0x0000ffff , /* receive frame length */
RD_RBL = 0xffff0000 , /* receive buffer length */
} ;
2008-06-09 16:33:56 -07:00
/* FCFTR */
enum FCFTR_BIT {
FCFTR_RFF2 = 0x00040000 , FCFTR_RFF1 = 0x00020000 ,
FCFTR_RFF0 = 0x00010000 , FCFTR_RFD2 = 0x00000004 ,
FCFTR_RFD1 = 0x00000002 , FCFTR_RFD0 = 0x00000001 ,
} ;
2009-05-24 23:54:21 +00:00
# define DEFAULT_FIFO_F_D_RFF (FCFTR_RFF2 | FCFTR_RFF1 | FCFTR_RFF0)
# define DEFAULT_FIFO_F_D_RFD (FCFTR_RFD2 | FCFTR_RFD1 | FCFTR_RFD0)
2008-06-09 16:33:56 -07:00
2015-12-20 01:48:04 +03:00
/* Transmit descriptor 0 bits */
2008-06-09 16:33:56 -07:00
enum TD_STS_BIT {
2013-06-20 02:26:14 +04:00
TD_TACT = 0x80000000 , TD_TDLE = 0x40000000 ,
TD_TFP1 = 0x20000000 , TD_TFP0 = 0x10000000 ,
TD_TFE = 0x08000000 , TD_TWBI = 0x04000000 ,
2008-06-09 16:33:56 -07:00
} ;
# define TDF1ST TD_TFP1
# define TDFEND TD_TFP0
# define TD_TFP (TD_TFP1|TD_TFP0)
2015-12-20 01:48:04 +03:00
/* Transmit descriptor 1 bits */
enum TD_LEN_BIT {
TD_TBL = 0xffff0000 , /* transmit buffer length */
} ;
2008-06-09 16:33:56 -07:00
/* RMCR */
2013-10-16 02:29:58 +04:00
enum RMCR_BIT {
RMCR_RNC = 0x00000001 ,
} ;
2009-05-24 23:54:21 +00:00
2008-06-09 16:33:56 -07:00
/* ECMR */
enum FELIC_MODE_BIT {
2008-06-30 11:08:17 +09:00
ECMR_TRCCM = 0x04000000 , ECMR_RCSC = 0x00800000 ,
ECMR_DPAD = 0x00200000 , ECMR_RZPF = 0x00100000 ,
2008-06-09 16:33:56 -07:00
ECMR_ZPF = 0x00080000 , ECMR_PFR = 0x00040000 , ECMR_RXF = 0x00020000 ,
ECMR_TXF = 0x00010000 , ECMR_MCT = 0x00002000 , ECMR_PRCEF = 0x00001000 ,
2017-01-09 16:34:04 +01:00
ECMR_MPDE = 0x00000200 , ECMR_RE = 0x00000040 , ECMR_TE = 0x00000020 ,
2009-05-24 23:54:30 +00:00
ECMR_RTM = 0x00000010 , ECMR_ILB = 0x00000008 , ECMR_ELB = 0x00000004 ,
2009-05-24 23:54:21 +00:00
ECMR_DM = 0x00000002 , ECMR_PRM = 0x00000001 ,
2008-06-09 16:33:56 -07:00
} ;
/* ECSR */
enum ECSR_STATUS_BIT {
2008-06-30 11:08:17 +09:00
ECSR_BRCRX = 0x20 , ECSR_PSRTO = 0x10 ,
ECSR_LCHNG = 0x04 ,
2008-06-09 16:33:56 -07:00
ECSR_MPD = 0x02 , ECSR_ICD = 0x01 ,
} ;
2009-05-24 23:54:21 +00:00
# define DEFAULT_ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | ECSR_LCHNG | \
ECSR_ICD | ECSIPR_MPDIP )
2008-06-30 11:08:17 +09:00
2008-06-09 16:33:56 -07:00
/* ECSIPR */
enum ECSIPR_STATUS_MASK_BIT {
2008-06-30 11:08:17 +09:00
ECSIPR_BRCRXIP = 0x20 , ECSIPR_PSRTOIP = 0x10 ,
ECSIPR_LCHNGIP = 0x04 ,
2008-06-09 16:33:56 -07:00
ECSIPR_MPDIP = 0x02 , ECSIPR_ICDIP = 0x01 ,
} ;
2009-05-24 23:54:21 +00:00
# define DEFAULT_ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | \
ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP )
2008-06-30 11:08:17 +09:00
2008-06-09 16:33:56 -07:00
/* APR */
enum APR_BIT {
2018-06-26 18:42:33 +03:00
APR_AP = 0x0000ffff ,
2008-06-09 16:33:56 -07:00
} ;
/* MPR */
enum MPR_BIT {
2018-06-26 18:42:33 +03:00
MPR_MP = 0x0000ffff ,
2008-06-09 16:33:56 -07:00
} ;
/* TRSCER */
enum DESC_I_BIT {
DESC_I_TINT4 = 0x0800 , DESC_I_TINT3 = 0x0400 , DESC_I_TINT2 = 0x0200 ,
DESC_I_TINT1 = 0x0100 , DESC_I_RINT8 = 0x0080 , DESC_I_RINT5 = 0x0010 ,
DESC_I_RINT4 = 0x0008 , DESC_I_RINT3 = 0x0004 , DESC_I_RINT2 = 0x0002 ,
DESC_I_RINT1 = 0x0001 ,
} ;
2015-01-08 15:25:07 +09:00
# define DEFAULT_TRSCER_ERR_MASK (DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2)
2008-06-09 16:33:56 -07:00
/* RPADIR */
enum RPADIR_BIT {
2018-06-25 23:36:21 +03:00
RPADIR_PADS = 0x1f0000 , RPADIR_PADR = 0xffff ,
2008-06-09 16:33:56 -07:00
} ;
/* FDR */
2009-05-24 23:54:21 +00:00
# define DEFAULT_FDR_INIT 0x00000707
2008-06-09 16:33:56 -07:00
/* ARSTR */
2016-04-24 23:46:15 +03:00
enum ARSTR_BIT { ARSTR_ARST = 0x00000001 , } ;
2008-06-09 16:33:56 -07:00
/* TSU_FWEN0 */
enum TSU_FWEN0_BIT {
TSU_FWEN0_0 = 0x00000001 ,
} ;
/* TSU_ADSBSY */
enum TSU_ADSBSY_BIT {
TSU_ADSBSY_0 = 0x00000001 ,
} ;
/* TSU_TEN */
enum TSU_TEN_BIT {
TSU_TEN_0 = 0x80000000 ,
} ;
/* TSU_FWSL0 */
enum TSU_FWSL0_BIT {
TSU_FWSL0_FW50 = 0x1000 , TSU_FWSL0_FW40 = 0x0800 ,
TSU_FWSL0_FW30 = 0x0400 , TSU_FWSL0_FW20 = 0x0200 ,
TSU_FWSL0_FW10 = 0x0100 , TSU_FWSL0_RMSA0 = 0x0010 ,
} ;
/* TSU_FWSLC */
enum TSU_FWSLC_BIT {
TSU_FWSLC_POSTENU = 0x2000 , TSU_FWSLC_POSTENL = 0x1000 ,
TSU_FWSLC_CAMSEL03 = 0x0080 , TSU_FWSLC_CAMSEL02 = 0x0040 ,
TSU_FWSLC_CAMSEL01 = 0x0020 , TSU_FWSLC_CAMSEL00 = 0x0010 ,
TSU_FWSLC_CAMSEL13 = 0x0008 , TSU_FWSLC_CAMSEL12 = 0x0004 ,
TSU_FWSLC_CAMSEL11 = 0x0002 , TSU_FWSLC_CAMSEL10 = 0x0001 ,
} ;
2012-02-15 17:55:06 +00:00
/* TSU_VTAGn */
# define TSU_VTAG_ENABLE 0x80000000
# define TSU_VTAG_VID_MASK 0x00000fff
2014-01-03 15:52:22 +03:00
/* The sh ether Tx buffer descriptors.
2008-06-09 16:33:56 -07:00
* This structure should be 20 bytes .
*/
struct sh_eth_txdesc {
u32 status ; /* TD0 */
2015-12-20 01:48:04 +03:00
u32 len ; /* TD1 */
2008-06-09 16:33:56 -07:00
u32 addr ; /* TD2 */
2015-12-20 01:48:04 +03:00
u32 pad0 ; /* padding data */
2014-01-03 15:52:22 +03:00
} __aligned ( 2 ) __packed ;
2008-06-09 16:33:56 -07:00
2014-01-03 15:52:22 +03:00
/* The sh ether Rx buffer descriptors.
2008-06-09 16:33:56 -07:00
* This structure should be 20 bytes .
*/
struct sh_eth_rxdesc {
u32 status ; /* RD0 */
2015-12-20 01:48:04 +03:00
u32 len ; /* RD1 */
2008-06-09 16:33:56 -07:00
u32 addr ; /* RD2 */
u32 pad0 ; /* padding data */
2014-01-03 15:52:22 +03:00
} __aligned ( 2 ) __packed ;
2008-06-09 16:33:56 -07:00
2009-05-24 23:54:21 +00:00
/* This structure is used by each CPU dependency handling. */
struct sh_eth_cpu_data {
2018-03-24 23:07:41 +03:00
/* mandatory functions */
int ( * soft_reset ) ( struct net_device * ndev ) ;
2009-05-24 23:54:21 +00:00
/* optional functions */
void ( * chip_reset ) ( struct net_device * ndev ) ;
void ( * set_duplex ) ( struct net_device * ndev ) ;
void ( * set_rate ) ( struct net_device * ndev ) ;
/* mandatory initialize value */
2013-08-18 03:11:28 +04:00
int register_type ;
2018-03-24 23:08:42 +03:00
u32 edtrr_trns ;
2015-01-15 11:54:28 +01:00
u32 eesipr_value ;
2009-05-24 23:54:21 +00:00
/* optional initialize value */
2015-01-15 11:54:28 +01:00
u32 ecsr_value ;
u32 ecsipr_value ;
u32 fdr_value ;
u32 fcftr_value ;
2009-05-24 23:54:21 +00:00
/* interrupt checking mask */
2015-01-15 11:54:28 +01:00
u32 tx_check ;
u32 eesr_err_check ;
2009-05-24 23:54:21 +00:00
2015-01-08 15:25:07 +09:00
/* Error mask */
2015-01-15 11:54:28 +01:00
u32 trscer_err_mask ;
2015-01-08 15:25:07 +09:00
2009-05-24 23:54:21 +00:00
/* hardware features */
2014-01-03 15:52:22 +03:00
unsigned long irq_flags ; /* IRQ configuration flags */
2018-05-20 00:03:42 +03:00
unsigned no_psr : 1 ; /* EtherC DOES NOT have PSR */
unsigned apr : 1 ; /* EtherC has APR */
unsigned mpr : 1 ; /* EtherC has MPR */
unsigned tpauser : 1 ; /* EtherC has TPAUSER */
unsigned bculr : 1 ; /* EtherC has BCULR */
unsigned tsu : 1 ; /* EtherC has TSU */
unsigned hw_swap : 1 ; /* E-DMAC has DE bit in EDMR */
2018-05-18 21:31:28 +03:00
unsigned nbst : 1 ; /* E-DMAC has NBST bit in EDMR */
2018-05-20 00:03:42 +03:00
unsigned rpadir : 1 ; /* E-DMAC has RPADIR */
unsigned no_trimd : 1 ; /* E-DMAC DOES NOT have TRIMD */
unsigned no_ade : 1 ; /* E-DMAC DOES NOT have ADE bit in EESR */
2018-04-01 00:22:08 +03:00
unsigned no_xdfar : 1 ; /* E-DMAC DOES NOT have RDFAR/TDFAR */
2018-03-24 23:09:55 +03:00
unsigned xdfar_rw : 1 ; /* E-DMAC has writeable RDFAR/TDFAR */
2019-02-04 21:05:55 +03:00
unsigned csmr : 1 ; /* E-DMAC has CSMR */
2019-02-04 21:06:52 +03:00
unsigned rx_csum : 1 ; /* EtherC has ECMR.RCSC */
2018-05-20 00:03:42 +03:00
unsigned select_mii : 1 ; /* EtherC has RMII_MII (MII select register) */
2013-07-23 10:18:04 +09:00
unsigned rmiimode : 1 ; /* EtherC has RMIIMODE register */
2015-02-26 20:34:35 +00:00
unsigned rtrate : 1 ; /* EtherC has RTRATE register */
2017-01-09 16:34:05 +01:00
unsigned magic : 1 ; /* EtherC has ECMR.MPDE and ECSR.MPD */
2018-03-24 23:11:19 +03:00
unsigned no_tx_cntrs : 1 ; /* EtherC DOES NOT have TX error counters */
2018-03-24 23:12:54 +03:00
unsigned cexcr : 1 ; /* EtherC has CERCR/CEECR */
2018-02-24 22:41:45 +03:00
unsigned dual_port : 1 ; /* Dual EtherC/E-DMAC */
2009-05-24 23:54:21 +00:00
} ;
2008-06-09 16:33:56 -07:00
struct sh_eth_private {
2009-10-09 00:20:04 +00:00
struct platform_device * pdev ;
2009-05-24 23:54:21 +00:00
struct sh_eth_cpu_data * cd ;
2011-03-07 21:59:26 +00:00
const u16 * reg_offset ;
2011-09-27 21:48:58 +00:00
void __iomem * addr ;
2011-03-07 21:59:26 +00:00
void __iomem * tsu_addr ;
2017-01-09 16:34:05 +01:00
struct clk * clk ;
2012-06-26 20:00:03 +00:00
u32 num_rx_ring ;
u32 num_tx_ring ;
2008-06-09 16:33:56 -07:00
dma_addr_t rx_desc_dma ;
dma_addr_t tx_desc_dma ;
struct sh_eth_rxdesc * rx_ring ;
struct sh_eth_txdesc * tx_ring ;
struct sk_buff * * rx_skbuff ;
struct sk_buff * * tx_skbuff ;
2014-01-03 15:52:22 +03:00
spinlock_t lock ; /* Register access lock */
u32 cur_rx , dirty_rx ; /* Producer/consumer ring indices */
2008-06-09 16:33:56 -07:00
u32 cur_tx , dirty_tx ;
2014-01-03 15:52:22 +03:00
u32 rx_buf_sz ; /* Based on MTU+slack. */
2013-06-19 23:30:23 +04:00
struct napi_struct napi ;
2015-01-22 12:44:08 +00:00
bool irq_enabled ;
2008-06-09 16:33:56 -07:00
/* MII transceiver section. */
2014-01-03 15:52:22 +03:00
u32 phy_id ; /* PHY ID */
2008-06-09 16:33:56 -07:00
struct mii_bus * mii_bus ; /* MDIO bus control */
2013-03-31 10:11:04 +00:00
int link ;
2011-03-07 21:59:45 +00:00
phy_interface_t phy_interface ;
2008-06-09 16:33:56 -07:00
int msg_enable ;
int speed ;
int duplex ;
2014-01-03 15:52:22 +03:00
int port ; /* for TSU */
int vlan_num_ids ; /* for VLAN tag filter */
2009-08-27 23:25:03 +00:00
unsigned no_ether_link : 1 ;
unsigned ether_link_active_low : 1 ;
2014-11-28 10:04:15 +09:00
unsigned is_opened : 1 ;
2017-01-09 16:34:05 +01:00
unsigned wol_enabled : 1 ;
2008-06-09 16:33:56 -07:00
} ;
2009-05-24 23:54:21 +00:00
# endif /* #ifndef __SH_ETH_H__ */