2005-04-17 02:20:36 +04:00
# ifndef __ASM_SPINLOCK_H
# define __ASM_SPINLOCK_H
# if __LINUX_ARM_ARCH__ < 6
# error SMP not supported on pre-ARMv6 CPUs
# endif
2011-05-23 20:16:59 +04:00
# include <asm/processor.h>
2011-01-15 19:22:12 +03:00
/*
* sev and wfe are ARMv6K extensions . Uniprocessor ARMv6 may not have the K
* extensions , so when running on UP , we have to patch these instructions away .
*/
# define ALT_SMP(smp, up) \
" 9998: " smp " \n " \
" .pushsection \" .alt.smp.init \" , \" a \" \n " \
" .long 9998b \n " \
" " up " \n " \
" .popsection \n "
# ifdef CONFIG_THUMB2_KERNEL
# define SEV ALT_SMP("sev.w", "nop.w")
2011-02-09 14:06:59 +03:00
/*
* For Thumb - 2 , special care is needed to ensure that the conditional WFE
* instruction really does assemble to exactly 4 bytes ( as required by
* the SMP_ON_UP fixup code ) . By itself " wfene " might cause the
* assembler to insert a extra ( 16 - bit ) IT instruction , depending on the
* presence or absence of neighbouring conditional instructions .
*
* To avoid this unpredictableness , an approprite IT is inserted explicitly :
* the assembler won ' t change IT instructions which are explicitly present
* in the input .
*/
# define WFE(cond) ALT_SMP( \
" it " cond " \n \t " \
" wfe " cond " .n " , \
\
" nop.w " \
)
2011-01-15 19:22:12 +03:00
# else
# define SEV ALT_SMP("sev", "nop")
# define WFE(cond) ALT_SMP("wfe" cond, "nop")
# endif
2010-01-25 21:43:03 +03:00
static inline void dsb_sev ( void )
{
# if __LINUX_ARM_ARCH__ >= 7
__asm__ __volatile__ (
" dsb \n "
2011-01-15 19:22:12 +03:00
SEV
2010-01-25 21:43:03 +03:00
) ;
2011-01-15 19:22:12 +03:00
# else
2010-01-25 21:43:03 +03:00
__asm__ __volatile__ (
" mcr p15, 0, %0, c7, c10, 4 \n "
2011-01-15 19:22:12 +03:00
SEV
2010-01-25 21:43:03 +03:00
: : " r " ( 0 )
) ;
# endif
}
2005-04-17 02:20:36 +04:00
/*
* ARMv6 Spin - locking .
*
2005-07-26 22:44:26 +04:00
* We exclusively read the old value . If it is zero , we may have
* won the lock , so we try exclusively storing it . A memory barrier
* is required after we get a lock , and before we release it , because
* V6 CPUs are assumed to have weakly ordered memory .
2005-04-17 02:20:36 +04:00
*
* Unlocked value : 0
* Locked value : 1
*/
2009-12-02 22:01:25 +03:00
# define arch_spin_is_locked(x) ((x)->lock != 0)
# define arch_spin_unlock_wait(lock) \
do { while ( arch_spin_is_locked ( lock ) ) cpu_relax ( ) ; } while ( 0 )
2005-04-17 02:20:36 +04:00
2009-12-02 22:01:25 +03:00
# define arch_spin_lock_flags(lock, flags) arch_spin_lock(lock)
2005-04-17 02:20:36 +04:00
2009-12-02 22:01:25 +03:00
static inline void arch_spin_lock ( arch_spinlock_t * lock )
2005-04-17 02:20:36 +04:00
{
unsigned long tmp ;
__asm__ __volatile__ (
" 1: ldrex %0, [%1] \n "
" teq %0, #0 \n "
2011-01-15 19:22:12 +03:00
WFE ( " ne " )
2005-04-17 02:20:36 +04:00
" strexeq %0, %2, [%1] \n "
" teqeq %0, #0 \n "
" bne 1b "
: " =&r " ( tmp )
: " r " ( & lock - > lock ) , " r " ( 1 )
2005-07-26 22:44:26 +04:00
: " cc " ) ;
smp_mb ( ) ;
2005-04-17 02:20:36 +04:00
}
2009-12-02 22:01:25 +03:00
static inline int arch_spin_trylock ( arch_spinlock_t * lock )
2005-04-17 02:20:36 +04:00
{
unsigned long tmp ;
__asm__ __volatile__ (
" ldrex %0, [%1] \n "
" teq %0, #0 \n "
" strexeq %0, %2, [%1] "
: " =&r " ( tmp )
: " r " ( & lock - > lock ) , " r " ( 1 )
2005-07-26 22:44:26 +04:00
: " cc " ) ;
if ( tmp = = 0 ) {
smp_mb ( ) ;
return 1 ;
} else {
return 0 ;
}
2005-04-17 02:20:36 +04:00
}
2009-12-02 22:01:25 +03:00
static inline void arch_spin_unlock ( arch_spinlock_t * lock )
2005-04-17 02:20:36 +04:00
{
2005-07-26 22:44:26 +04:00
smp_mb ( ) ;
2005-04-17 02:20:36 +04:00
__asm__ __volatile__ (
2005-12-01 18:47:24 +03:00
" str %1, [%0] \n "
2005-04-17 02:20:36 +04:00
:
: " r " ( & lock - > lock ) , " r " ( 0 )
2005-07-26 22:44:26 +04:00
: " cc " ) ;
2010-01-25 21:43:03 +03:00
dsb_sev ( ) ;
2005-04-17 02:20:36 +04:00
}
/*
* RWLOCKS
[PATCH] spinlock consolidation
This patch (written by me and also containing many suggestions of Arjan van
de Ven) does a major cleanup of the spinlock code. It does the following
things:
- consolidates and enhances the spinlock/rwlock debugging code
- simplifies the asm/spinlock.h files
- encapsulates the raw spinlock type and moves generic spinlock
features (such as ->break_lock) into the generic code.
- cleans up the spinlock code hierarchy to get rid of the spaghetti.
Most notably there's now only a single variant of the debugging code,
located in lib/spinlock_debug.c. (previously we had one SMP debugging
variant per architecture, plus a separate generic one for UP builds)
Also, i've enhanced the rwlock debugging facility, it will now track
write-owners. There is new spinlock-owner/CPU-tracking on SMP builds too.
All locks have lockup detection now, which will work for both soft and hard
spin/rwlock lockups.
The arch-level include files now only contain the minimally necessary
subset of the spinlock code - all the rest that can be generalized now
lives in the generic headers:
include/asm-i386/spinlock_types.h | 16
include/asm-x86_64/spinlock_types.h | 16
I have also split up the various spinlock variants into separate files,
making it easier to see which does what. The new layout is:
SMP | UP
----------------------------|-----------------------------------
asm/spinlock_types_smp.h | linux/spinlock_types_up.h
linux/spinlock_types.h | linux/spinlock_types.h
asm/spinlock_smp.h | linux/spinlock_up.h
linux/spinlock_api_smp.h | linux/spinlock_api_up.h
linux/spinlock.h | linux/spinlock.h
/*
* here's the role of the various spinlock/rwlock related include files:
*
* on SMP builds:
*
* asm/spinlock_types.h: contains the raw_spinlock_t/raw_rwlock_t and the
* initializers
*
* linux/spinlock_types.h:
* defines the generic type and initializers
*
* asm/spinlock.h: contains the __raw_spin_*()/etc. lowlevel
* implementations, mostly inline assembly code
*
* (also included on UP-debug builds:)
*
* linux/spinlock_api_smp.h:
* contains the prototypes for the _spin_*() APIs.
*
* linux/spinlock.h: builds the final spin_*() APIs.
*
* on UP builds:
*
* linux/spinlock_type_up.h:
* contains the generic, simplified UP spinlock type.
* (which is an empty structure on non-debug builds)
*
* linux/spinlock_types.h:
* defines the generic type and initializers
*
* linux/spinlock_up.h:
* contains the __raw_spin_*()/etc. version of UP
* builds. (which are NOPs on non-debug, non-preempt
* builds)
*
* (included on UP-non-debug builds:)
*
* linux/spinlock_api_up.h:
* builds the _spin_*() APIs.
*
* linux/spinlock.h: builds the final spin_*() APIs.
*/
All SMP and UP architectures are converted by this patch.
arm, i386, ia64, ppc, ppc64, s390/s390x, x64 was build-tested via
crosscompilers. m32r, mips, sh, sparc, have not been tested yet, but should
be mostly fine.
From: Grant Grundler <grundler@parisc-linux.org>
Booted and lightly tested on a500-44 (64-bit, SMP kernel, dual CPU).
Builds 32-bit SMP kernel (not booted or tested). I did not try to build
non-SMP kernels. That should be trivial to fix up later if necessary.
I converted bit ops atomic_hash lock to raw_spinlock_t. Doing so avoids
some ugly nesting of linux/*.h and asm/*.h files. Those particular locks
are well tested and contained entirely inside arch specific code. I do NOT
expect any new issues to arise with them.
If someone does ever need to use debug/metrics with them, then they will
need to unravel this hairball between spinlocks, atomic ops, and bit ops
that exist only because parisc has exactly one atomic instruction: LDCW
(load and clear word).
From: "Luck, Tony" <tony.luck@intel.com>
ia64 fix
Signed-off-by: Ingo Molnar <mingo@elte.hu>
Signed-off-by: Arjan van de Ven <arjanv@infradead.org>
Signed-off-by: Grant Grundler <grundler@parisc-linux.org>
Cc: Matthew Wilcox <willy@debian.org>
Signed-off-by: Hirokazu Takata <takata@linux-m32r.org>
Signed-off-by: Mikael Pettersson <mikpe@csd.uu.se>
Signed-off-by: Benoit Boissinot <benoit.boissinot@ens-lyon.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-10 11:25:56 +04:00
*
*
2005-04-17 02:20:36 +04:00
* Write locks are easy - we just set bit 31. When unlocking , we can
* just write zero since the lock is exclusively held .
*/
[PATCH] spinlock consolidation
This patch (written by me and also containing many suggestions of Arjan van
de Ven) does a major cleanup of the spinlock code. It does the following
things:
- consolidates and enhances the spinlock/rwlock debugging code
- simplifies the asm/spinlock.h files
- encapsulates the raw spinlock type and moves generic spinlock
features (such as ->break_lock) into the generic code.
- cleans up the spinlock code hierarchy to get rid of the spaghetti.
Most notably there's now only a single variant of the debugging code,
located in lib/spinlock_debug.c. (previously we had one SMP debugging
variant per architecture, plus a separate generic one for UP builds)
Also, i've enhanced the rwlock debugging facility, it will now track
write-owners. There is new spinlock-owner/CPU-tracking on SMP builds too.
All locks have lockup detection now, which will work for both soft and hard
spin/rwlock lockups.
The arch-level include files now only contain the minimally necessary
subset of the spinlock code - all the rest that can be generalized now
lives in the generic headers:
include/asm-i386/spinlock_types.h | 16
include/asm-x86_64/spinlock_types.h | 16
I have also split up the various spinlock variants into separate files,
making it easier to see which does what. The new layout is:
SMP | UP
----------------------------|-----------------------------------
asm/spinlock_types_smp.h | linux/spinlock_types_up.h
linux/spinlock_types.h | linux/spinlock_types.h
asm/spinlock_smp.h | linux/spinlock_up.h
linux/spinlock_api_smp.h | linux/spinlock_api_up.h
linux/spinlock.h | linux/spinlock.h
/*
* here's the role of the various spinlock/rwlock related include files:
*
* on SMP builds:
*
* asm/spinlock_types.h: contains the raw_spinlock_t/raw_rwlock_t and the
* initializers
*
* linux/spinlock_types.h:
* defines the generic type and initializers
*
* asm/spinlock.h: contains the __raw_spin_*()/etc. lowlevel
* implementations, mostly inline assembly code
*
* (also included on UP-debug builds:)
*
* linux/spinlock_api_smp.h:
* contains the prototypes for the _spin_*() APIs.
*
* linux/spinlock.h: builds the final spin_*() APIs.
*
* on UP builds:
*
* linux/spinlock_type_up.h:
* contains the generic, simplified UP spinlock type.
* (which is an empty structure on non-debug builds)
*
* linux/spinlock_types.h:
* defines the generic type and initializers
*
* linux/spinlock_up.h:
* contains the __raw_spin_*()/etc. version of UP
* builds. (which are NOPs on non-debug, non-preempt
* builds)
*
* (included on UP-non-debug builds:)
*
* linux/spinlock_api_up.h:
* builds the _spin_*() APIs.
*
* linux/spinlock.h: builds the final spin_*() APIs.
*/
All SMP and UP architectures are converted by this patch.
arm, i386, ia64, ppc, ppc64, s390/s390x, x64 was build-tested via
crosscompilers. m32r, mips, sh, sparc, have not been tested yet, but should
be mostly fine.
From: Grant Grundler <grundler@parisc-linux.org>
Booted and lightly tested on a500-44 (64-bit, SMP kernel, dual CPU).
Builds 32-bit SMP kernel (not booted or tested). I did not try to build
non-SMP kernels. That should be trivial to fix up later if necessary.
I converted bit ops atomic_hash lock to raw_spinlock_t. Doing so avoids
some ugly nesting of linux/*.h and asm/*.h files. Those particular locks
are well tested and contained entirely inside arch specific code. I do NOT
expect any new issues to arise with them.
If someone does ever need to use debug/metrics with them, then they will
need to unravel this hairball between spinlocks, atomic ops, and bit ops
that exist only because parisc has exactly one atomic instruction: LDCW
(load and clear word).
From: "Luck, Tony" <tony.luck@intel.com>
ia64 fix
Signed-off-by: Ingo Molnar <mingo@elte.hu>
Signed-off-by: Arjan van de Ven <arjanv@infradead.org>
Signed-off-by: Grant Grundler <grundler@parisc-linux.org>
Cc: Matthew Wilcox <willy@debian.org>
Signed-off-by: Hirokazu Takata <takata@linux-m32r.org>
Signed-off-by: Mikael Pettersson <mikpe@csd.uu.se>
Signed-off-by: Benoit Boissinot <benoit.boissinot@ens-lyon.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-10 11:25:56 +04:00
2009-12-03 22:08:46 +03:00
static inline void arch_write_lock ( arch_rwlock_t * rw )
2005-04-17 02:20:36 +04:00
{
unsigned long tmp ;
__asm__ __volatile__ (
" 1: ldrex %0, [%1] \n "
" teq %0, #0 \n "
2011-01-15 19:22:12 +03:00
WFE ( " ne " )
2005-04-17 02:20:36 +04:00
" strexeq %0, %2, [%1] \n "
" teq %0, #0 \n "
" bne 1b "
: " =&r " ( tmp )
: " r " ( & rw - > lock ) , " r " ( 0x80000000 )
2005-07-26 22:44:26 +04:00
: " cc " ) ;
smp_mb ( ) ;
2005-04-17 02:20:36 +04:00
}
2009-12-03 22:08:46 +03:00
static inline int arch_write_trylock ( arch_rwlock_t * rw )
2005-07-24 15:13:40 +04:00
{
unsigned long tmp ;
__asm__ __volatile__ (
" 1: ldrex %0, [%1] \n "
" teq %0, #0 \n "
" strexeq %0, %2, [%1] "
: " =&r " ( tmp )
: " r " ( & rw - > lock ) , " r " ( 0x80000000 )
2005-07-26 22:44:26 +04:00
: " cc " ) ;
if ( tmp = = 0 ) {
smp_mb ( ) ;
return 1 ;
} else {
return 0 ;
}
2005-07-24 15:13:40 +04:00
}
2009-12-03 22:08:46 +03:00
static inline void arch_write_unlock ( arch_rwlock_t * rw )
2005-04-17 02:20:36 +04:00
{
2005-07-26 22:44:26 +04:00
smp_mb ( ) ;
2005-04-17 02:20:36 +04:00
__asm__ __volatile__ (
2005-12-01 18:47:24 +03:00
" str %1, [%0] \n "
2005-04-17 02:20:36 +04:00
:
: " r " ( & rw - > lock ) , " r " ( 0 )
2005-07-26 22:44:26 +04:00
: " cc " ) ;
2010-01-25 21:43:03 +03:00
dsb_sev ( ) ;
2005-04-17 02:20:36 +04:00
}
2006-05-20 00:55:35 +04:00
/* write_can_lock - would write_trylock() succeed? */
2009-12-03 22:08:46 +03:00
# define arch_write_can_lock(x) ((x)->lock == 0)
2006-05-20 00:55:35 +04:00
2005-04-17 02:20:36 +04:00
/*
* Read locks are a bit more hairy :
* - Exclusively load the lock value .
* - Increment it .
* - Store new lock value if positive , and we still own this location .
* If the value is negative , we ' ve already failed .
* - If we failed to store the value , we want a negative result .
* - If we failed , try again .
* Unlocking is similarly hairy . We may have multiple read locks
* currently active . However , we know we won ' t have any write
* locks .
*/
2009-12-03 22:08:46 +03:00
static inline void arch_read_lock ( arch_rwlock_t * rw )
2005-04-17 02:20:36 +04:00
{
unsigned long tmp , tmp2 ;
__asm__ __volatile__ (
" 1: ldrex %0, [%2] \n "
" adds %0, %0, #1 \n "
" strexpl %1, %0, [%2] \n "
2011-01-15 19:22:12 +03:00
WFE ( " mi " )
2005-04-17 02:20:36 +04:00
" rsbpls %0, %1, #0 \n "
" bmi 1b "
: " =&r " ( tmp ) , " =&r " ( tmp2 )
: " r " ( & rw - > lock )
2005-07-26 22:44:26 +04:00
: " cc " ) ;
smp_mb ( ) ;
2005-04-17 02:20:36 +04:00
}
2009-12-03 22:08:46 +03:00
static inline void arch_read_unlock ( arch_rwlock_t * rw )
2005-04-17 02:20:36 +04:00
{
2005-07-24 15:13:40 +04:00
unsigned long tmp , tmp2 ;
2005-07-26 22:44:26 +04:00
smp_mb ( ) ;
2005-04-17 02:20:36 +04:00
__asm__ __volatile__ (
" 1: ldrex %0, [%2] \n "
" sub %0, %0, #1 \n "
" strex %1, %0, [%2] \n "
" teq %1, #0 \n "
" bne 1b "
: " =&r " ( tmp ) , " =&r " ( tmp2 )
: " r " ( & rw - > lock )
2005-07-26 22:44:26 +04:00
: " cc " ) ;
2010-01-25 21:43:03 +03:00
if ( tmp = = 0 )
dsb_sev ( ) ;
2005-04-17 02:20:36 +04:00
}
2009-12-03 22:08:46 +03:00
static inline int arch_read_trylock ( arch_rwlock_t * rw )
2006-08-31 18:09:30 +04:00
{
2006-09-06 22:03:14 +04:00
unsigned long tmp , tmp2 = 1 ;
2006-08-31 18:09:30 +04:00
__asm__ __volatile__ (
" 1: ldrex %0, [%2] \n "
" adds %0, %0, #1 \n "
" strexpl %1, %0, [%2] \n "
: " =&r " ( tmp ) , " +r " ( tmp2 )
: " r " ( & rw - > lock )
: " cc " ) ;
smp_mb ( ) ;
return tmp2 = = 0 ;
}
2005-04-17 02:20:36 +04:00
2006-05-20 00:55:35 +04:00
/* read_can_lock - would read_trylock() succeed? */
2009-12-03 22:08:46 +03:00
# define arch_read_can_lock(x) ((x)->lock < 0x80000000)
2006-05-20 00:55:35 +04:00
2009-12-03 22:08:46 +03:00
# define arch_read_lock_flags(lock, flags) arch_read_lock(lock)
# define arch_write_lock_flags(lock, flags) arch_write_lock(lock)
2009-04-03 03:59:46 +04:00
2009-12-02 22:01:25 +03:00
# define arch_spin_relax(lock) cpu_relax()
# define arch_read_relax(lock) cpu_relax()
# define arch_write_relax(lock) cpu_relax()
2006-10-01 10:27:43 +04:00
2005-04-17 02:20:36 +04:00
# endif /* __ASM_SPINLOCK_H */