2007-02-11 20:31:01 +03:00
/* linux/arch/arm/mach-s3c2412/s3c2412.c
2006-06-25 00:21:27 +04:00
*
* Copyright ( c ) 2006 Simtec Electronics
* Ben Dooks < ben @ simtec . co . uk >
*
* http : //armlinux.simtec.co.uk/.
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation .
*/
# include <linux/kernel.h>
# include <linux/types.h>
# include <linux/interrupt.h>
# include <linux/list.h>
# include <linux/timer.h>
# include <linux/init.h>
2007-05-28 21:19:16 +04:00
# include <linux/delay.h>
2006-06-25 00:21:27 +04:00
# include <linux/sysdev.h>
2006-12-18 01:22:26 +03:00
# include <linux/serial_core.h>
2006-06-25 00:21:27 +04:00
# include <linux/platform_device.h>
# include <asm/mach/arch.h>
# include <asm/mach/map.h>
# include <asm/mach/irq.h>
2008-08-04 13:41:28 +04:00
# include <asm/arch/hardware.h>
2006-09-14 16:29:15 +04:00
# include <asm/proc-fns.h>
2006-06-25 00:21:27 +04:00
# include <asm/io.h>
# include <asm/irq.h>
2007-05-28 21:19:16 +04:00
# include <asm/arch/reset.h>
2006-09-14 16:29:15 +04:00
# include <asm/arch/idle.h>
2006-06-25 00:21:27 +04:00
# include <asm/arch/regs-clock.h>
2007-07-22 19:05:25 +04:00
# include <asm/plat-s3c/regs-serial.h>
2006-09-14 16:29:15 +04:00
# include <asm/arch/regs-power.h>
2006-06-25 00:21:27 +04:00
# include <asm/arch/regs-gpio.h>
# include <asm/arch/regs-gpioj.h>
# include <asm/arch/regs-dsc.h>
2007-07-22 19:23:02 +04:00
# include <asm/plat-s3c24xx/regs-spi.h>
2007-05-28 21:19:16 +04:00
# include <asm/arch/regs-s3c2412.h>
2006-06-25 00:21:27 +04:00
2007-02-11 20:31:01 +03:00
# include <asm/plat-s3c24xx/s3c2412.h>
# include <asm/plat-s3c24xx/cpu.h>
# include <asm/plat-s3c24xx/devs.h>
# include <asm/plat-s3c24xx/clock.h>
# include <asm/plat-s3c24xx/pm.h>
2006-06-25 00:21:27 +04:00
# ifndef CONFIG_CPU_S3C2412_ONLY
void __iomem * s3c24xx_va_gpio2 = S3C24XX_VA_GPIO ;
2006-09-18 13:19:06 +04:00
static inline void s3c2412_init_gpio2 ( void )
{
s3c24xx_va_gpio2 = S3C24XX_VA_GPIO + 0x10 ;
}
# else
# define s3c2412_init_gpio2() do { } while(0)
2006-06-25 00:21:27 +04:00
# endif
/* Initial IO mappings */
static struct map_desc s3c2412_iodesc [ ] __initdata = {
IODESC_ENT ( CLKPWR ) ,
IODESC_ENT ( TIMER ) ,
IODESC_ENT ( WATCHDOG ) ,
} ;
/* uart registration process */
void __init s3c2412_init_uarts ( struct s3c2410_uartcfg * cfg , int no )
{
s3c24xx_init_uartdevs ( " s3c2412-uart " , s3c2410_uart_resources , cfg , no ) ;
/* rename devices that are s3c2412/s3c2413 specific */
s3c_device_sdi . name = " s3c2412-sdi " ;
2006-09-20 23:46:09 +04:00
s3c_device_lcd . name = " s3c2412-lcd " ;
2006-06-25 00:21:27 +04:00
s3c_device_nand . name = " s3c2412-nand " ;
2007-05-16 13:51:45 +04:00
2007-10-05 00:41:20 +04:00
/* alter IRQ of SDI controller */
s3c_device_sdi . resource [ 1 ] . start = IRQ_S3C2412_SDI ;
s3c_device_sdi . resource [ 1 ] . end = IRQ_S3C2412_SDI ;
2007-05-16 13:51:45 +04:00
/* spi channel related changes, s3c2412/13 specific */
s3c_device_spi0 . name = " s3c2412-spi " ;
s3c_device_spi0 . resource [ 0 ] . end = S3C24XX_PA_SPI + 0x24 ;
s3c_device_spi1 . name = " s3c2412-spi " ;
s3c_device_spi1 . resource [ 0 ] . start = S3C24XX_PA_SPI + S3C2412_SPI1 ;
s3c_device_spi1 . resource [ 0 ] . end = S3C24XX_PA_SPI + S3C2412_SPI1 + 0x24 ;
2006-06-25 00:21:27 +04:00
}
2006-09-14 16:29:15 +04:00
/* s3c2412_idle
*
* use the standard idle call by ensuring the idle mode
* in power config , then issuing the idle co - processor
* instruction
*/
static void s3c2412_idle ( void )
{
unsigned long tmp ;
/* ensure our idle mode is to go to idle */
tmp = __raw_readl ( S3C2412_PWRCFG ) ;
tmp & = ~ S3C2412_PWRCFG_STANDBYWFI_MASK ;
tmp | = S3C2412_PWRCFG_STANDBYWFI_IDLE ;
__raw_writel ( tmp , S3C2412_PWRCFG ) ;
cpu_do_idle ( ) ;
}
2007-05-28 21:19:16 +04:00
static void s3c2412_hard_reset ( void )
{
/* errata "Watch-dog/Software Reset Problem" specifies that
* this reset must be done with the SYSCLK sourced from
* EXTCLK instead of FOUT to avoid a glitch in the reset
* mechanism .
*
* See the watchdog section of the S3C2412 manual for more
* information on this fix .
*/
__raw_writel ( 0x00 , S3C2412_CLKSRC ) ;
__raw_writel ( S3C2412_SWRST_RESET , S3C2412_SWRST ) ;
mdelay ( 1 ) ;
}
2006-06-25 00:21:27 +04:00
/* s3c2412_map_io
*
* register the standard cpu IO areas , and any passed in from the
* machine specific initialisation .
*/
void __init s3c2412_map_io ( struct map_desc * mach_desc , int mach_size )
{
/* move base of IO */
2006-09-18 13:19:06 +04:00
s3c2412_init_gpio2 ( ) ;
2006-06-25 00:21:27 +04:00
2006-09-14 16:29:15 +04:00
/* set our idle function */
s3c24xx_idle = s3c2412_idle ;
2007-05-28 21:19:16 +04:00
/* set custom reset hook */
s3c24xx_reset_hook = s3c2412_hard_reset ;
2006-06-25 00:21:27 +04:00
/* register our io-tables */
iotable_init ( s3c2412_iodesc , ARRAY_SIZE ( s3c2412_iodesc ) ) ;
iotable_init ( mach_desc , mach_size ) ;
}
void __init s3c2412_init_clocks ( int xtal )
{
unsigned long tmp ;
unsigned long fclk ;
unsigned long hclk ;
unsigned long pclk ;
/* now we've got our machine bits initialised, work out what
* clocks we ' ve got */
fclk = s3c2410_get_pll ( __raw_readl ( S3C2410_MPLLCON ) , xtal * 2 ) ;
2008-01-28 15:01:30 +03:00
clk_mpll . rate = fclk ;
2006-06-25 00:21:27 +04:00
tmp = __raw_readl ( S3C2410_CLKDIVN ) ;
/* work out clock scalings */
hclk = fclk / ( ( tmp & S3C2412_CLKDIVN_HDIVN_MASK ) + 1 ) ;
2008-04-16 03:08:36 +04:00
hclk / = ( ( tmp & S3C2412_CLKDIVN_ARMDIVN ) ? 2 : 1 ) ;
2006-06-25 00:21:27 +04:00
pclk = hclk / ( ( tmp & S3C2412_CLKDIVN_PDIVN ) ? 2 : 1 ) ;
/* print brieft summary of clocks, etc */
printk ( " S3C2412: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz \n " ,
print_mhz ( fclk ) , print_mhz ( hclk ) , print_mhz ( pclk ) ) ;
/* initialise the clocks here, to allow other things like the
* console to use them
*/
s3c24xx_setup_clocks ( xtal , fclk , hclk , pclk ) ;
s3c2412_baseclk_add ( ) ;
}
/* need to register class before we actually register the device, and
* we also need to ensure that it has been initialised before any of the
* drivers even try to use it ( even if not on an s3c2412 based system )
* as a driver which may support both 2410 and 2440 may try and use it .
*/
struct sysdev_class s3c2412_sysclass = {
2007-12-20 04:09:39 +03:00
. name = " s3c2412-core " ,
2006-06-25 00:21:27 +04:00
} ;
static int __init s3c2412_core_init ( void )
{
return sysdev_class_register ( & s3c2412_sysclass ) ;
}
core_initcall ( s3c2412_core_init ) ;
static struct sys_device s3c2412_sysdev = {
. cls = & s3c2412_sysclass ,
} ;
int __init s3c2412_init ( void )
{
printk ( " S3C2412: Initialising architecture \n " ) ;
return sysdev_register ( & s3c2412_sysdev ) ;
}