2005-08-19 00:31:00 +04:00
/*
* linux / arch / arm / common / gic . c
*
* Copyright ( C ) 2002 ARM Limited , All Rights Reserved .
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation .
*
* Interrupt architecture for the GIC :
*
* o There is one Interrupt Distributor , which receives interrupts
* from system devices and sends them to the Interrupt Controllers .
*
* o There is one CPU Interface per CPU , which sends interrupts sent
* by the Distributor , and interrupts generated locally , to the
2007-02-14 21:14:56 +03:00
* associated CPU . The base address of the CPU interface is usually
* aliased so that the same address points to different chips depending
* on the CPU it is accessed from .
2005-08-19 00:31:00 +04:00
*
* Note that IRQs 0 - 31 are special - they are local to each CPU .
* As such , the enable set / clear , pending set / clear and active bit
* registers are banked per - cpu for these sources .
*/
# include <linux/init.h>
# include <linux/kernel.h>
# include <linux/list.h>
# include <linux/smp.h>
2005-09-01 00:45:14 +04:00
# include <linux/cpumask.h>
2008-09-06 15:10:45 +04:00
# include <linux/io.h>
2005-08-19 00:31:00 +04:00
# include <asm/irq.h>
# include <asm/mach/irq.h>
# include <asm/hardware/gic.h>
2006-07-02 01:32:14 +04:00
static DEFINE_SPINLOCK ( irq_controller_lock ) ;
2005-08-19 00:31:00 +04:00
2007-02-14 21:14:56 +03:00
struct gic_chip_data {
unsigned int irq_offset ;
void __iomem * dist_base ;
void __iomem * cpu_base ;
} ;
# ifndef MAX_GIC_NR
# define MAX_GIC_NR 1
# endif
static struct gic_chip_data gic_data [ MAX_GIC_NR ] ;
static inline void __iomem * gic_dist_base ( unsigned int irq )
{
struct gic_chip_data * gic_data = get_irq_chip_data ( irq ) ;
return gic_data - > dist_base ;
}
static inline void __iomem * gic_cpu_base ( unsigned int irq )
{
struct gic_chip_data * gic_data = get_irq_chip_data ( irq ) ;
return gic_data - > cpu_base ;
}
static inline unsigned int gic_irq ( unsigned int irq )
{
struct gic_chip_data * gic_data = get_irq_chip_data ( irq ) ;
return irq - gic_data - > irq_offset ;
}
2005-08-19 00:31:00 +04:00
/*
* Routines to acknowledge , disable and enable interrupts
*/
static void gic_ack_irq ( unsigned int irq )
{
2006-07-02 01:32:14 +04:00
spin_lock ( & irq_controller_lock ) ;
2007-02-14 21:14:56 +03:00
writel ( gic_irq ( irq ) , gic_cpu_base ( irq ) + GIC_CPU_EOI ) ;
2006-07-02 01:32:14 +04:00
spin_unlock ( & irq_controller_lock ) ;
2005-08-19 00:31:00 +04:00
}
static void gic_mask_irq ( unsigned int irq )
{
u32 mask = 1 < < ( irq % 32 ) ;
2006-07-02 01:32:14 +04:00
spin_lock ( & irq_controller_lock ) ;
2007-02-14 21:14:56 +03:00
writel ( mask , gic_dist_base ( irq ) + GIC_DIST_ENABLE_CLEAR + ( gic_irq ( irq ) / 32 ) * 4 ) ;
2006-07-02 01:32:14 +04:00
spin_unlock ( & irq_controller_lock ) ;
2005-08-19 00:31:00 +04:00
}
static void gic_unmask_irq ( unsigned int irq )
{
u32 mask = 1 < < ( irq % 32 ) ;
2006-07-02 01:32:14 +04:00
spin_lock ( & irq_controller_lock ) ;
2007-02-14 21:14:56 +03:00
writel ( mask , gic_dist_base ( irq ) + GIC_DIST_ENABLE_SET + ( gic_irq ( irq ) / 32 ) * 4 ) ;
2006-07-02 01:32:14 +04:00
spin_unlock ( & irq_controller_lock ) ;
2005-08-19 00:31:00 +04:00
}
2010-05-28 07:37:38 +04:00
static int gic_set_type ( unsigned int irq , unsigned int type )
{
void __iomem * base = gic_dist_base ( irq ) ;
unsigned int gicirq = gic_irq ( irq ) ;
u32 enablemask = 1 < < ( gicirq % 32 ) ;
u32 enableoff = ( gicirq / 32 ) * 4 ;
u32 confmask = 0x2 < < ( ( gicirq % 16 ) * 2 ) ;
u32 confoff = ( gicirq / 16 ) * 4 ;
bool enabled = false ;
u32 val ;
/* Interrupt configuration for SGIs can't be changed */
if ( gicirq < 16 )
return - EINVAL ;
if ( type ! = IRQ_TYPE_LEVEL_HIGH & & type ! = IRQ_TYPE_EDGE_RISING )
return - EINVAL ;
spin_lock ( & irq_controller_lock ) ;
val = readl ( base + GIC_DIST_CONFIG + confoff ) ;
if ( type = = IRQ_TYPE_LEVEL_HIGH )
val & = ~ confmask ;
else if ( type = = IRQ_TYPE_EDGE_RISING )
val | = confmask ;
/*
* As recommended by the spec , disable the interrupt before changing
* the configuration
*/
if ( readl ( base + GIC_DIST_ENABLE_SET + enableoff ) & enablemask ) {
writel ( enablemask , base + GIC_DIST_ENABLE_CLEAR + enableoff ) ;
enabled = true ;
}
writel ( val , base + GIC_DIST_CONFIG + confoff ) ;
if ( enabled )
writel ( enablemask , base + GIC_DIST_ENABLE_SET + enableoff ) ;
spin_unlock ( & irq_controller_lock ) ;
return 0 ;
}
2005-09-30 19:07:05 +04:00
# ifdef CONFIG_SMP
2009-04-28 04:59:21 +04:00
static int gic_set_cpu ( unsigned int irq , const struct cpumask * mask_val )
2005-08-19 00:31:00 +04:00
{
2007-02-14 21:14:56 +03:00
void __iomem * reg = gic_dist_base ( irq ) + GIC_DIST_TARGET + ( gic_irq ( irq ) & ~ 3 ) ;
2005-08-19 00:31:00 +04:00
unsigned int shift = ( irq % 4 ) * 8 ;
2008-12-13 13:50:26 +03:00
unsigned int cpu = cpumask_first ( mask_val ) ;
2005-08-19 00:31:00 +04:00
u32 val ;
2006-07-02 01:32:14 +04:00
spin_lock ( & irq_controller_lock ) ;
2009-06-19 14:30:12 +04:00
irq_desc [ irq ] . node = cpu ;
2005-08-19 00:31:00 +04:00
val = readl ( reg ) & ~ ( 0xff < < shift ) ;
val | = 1 < < ( cpu + shift ) ;
writel ( val , reg ) ;
2006-07-02 01:32:14 +04:00
spin_unlock ( & irq_controller_lock ) ;
2009-04-28 04:59:21 +04:00
return 0 ;
2005-08-19 00:31:00 +04:00
}
2005-09-30 19:07:05 +04:00
# endif
2005-08-19 00:31:00 +04:00
2007-05-17 13:11:34 +04:00
static void gic_handle_cascade_irq ( unsigned int irq , struct irq_desc * desc )
2007-02-14 21:14:56 +03:00
{
struct gic_chip_data * chip_data = get_irq_data ( irq ) ;
struct irq_chip * chip = get_irq_chip ( irq ) ;
2007-05-17 13:11:34 +04:00
unsigned int cascade_irq , gic_irq ;
2007-02-14 21:14:56 +03:00
unsigned long status ;
/* primary controller ack'ing */
chip - > ack ( irq ) ;
spin_lock ( & irq_controller_lock ) ;
status = readl ( chip_data - > cpu_base + GIC_CPU_INTACK ) ;
spin_unlock ( & irq_controller_lock ) ;
2007-05-17 13:11:34 +04:00
gic_irq = ( status & 0x3ff ) ;
if ( gic_irq = = 1023 )
2007-02-14 21:14:56 +03:00
goto out ;
2007-05-17 13:11:34 +04:00
cascade_irq = gic_irq + chip_data - > irq_offset ;
if ( unlikely ( gic_irq < 32 | | gic_irq > 1020 | | cascade_irq > = NR_IRQS ) )
do_bad_IRQ ( cascade_irq , desc ) ;
else
generic_handle_irq ( cascade_irq ) ;
2007-02-14 21:14:56 +03:00
out :
/* primary controller unmasking */
chip - > unmask ( irq ) ;
}
2006-08-02 01:26:25 +04:00
static struct irq_chip gic_chip = {
. name = " GIC " ,
2005-08-19 00:31:00 +04:00
. ack = gic_ack_irq ,
. mask = gic_mask_irq ,
. unmask = gic_unmask_irq ,
2010-05-28 07:37:38 +04:00
. set_type = gic_set_type ,
2005-08-19 00:31:00 +04:00
# ifdef CONFIG_SMP
2006-07-02 01:32:14 +04:00
. set_affinity = gic_set_cpu ,
2005-08-19 00:31:00 +04:00
# endif
} ;
2007-02-14 21:14:56 +03:00
void __init gic_cascade_irq ( unsigned int gic_nr , unsigned int irq )
{
if ( gic_nr > = MAX_GIC_NR )
BUG ( ) ;
if ( set_irq_data ( irq , & gic_data [ gic_nr ] ) ! = 0 )
BUG ( ) ;
set_irq_chained_handler ( irq , gic_handle_cascade_irq ) ;
}
void __init gic_dist_init ( unsigned int gic_nr , void __iomem * base ,
unsigned int irq_start )
2005-08-19 00:31:00 +04:00
{
unsigned int max_irq , i ;
u32 cpumask = 1 < < smp_processor_id ( ) ;
2007-02-14 21:14:56 +03:00
if ( gic_nr > = MAX_GIC_NR )
BUG ( ) ;
2005-08-19 00:31:00 +04:00
cpumask | = cpumask < < 8 ;
cpumask | = cpumask < < 16 ;
2007-02-14 21:14:56 +03:00
gic_data [ gic_nr ] . dist_base = base ;
gic_data [ gic_nr ] . irq_offset = ( irq_start - 1 ) & ~ 31 ;
2005-08-19 00:31:00 +04:00
writel ( 0 , base + GIC_DIST_CTRL ) ;
/*
* Find out how many interrupts are supported .
*/
max_irq = readl ( base + GIC_DIST_CTR ) & 0x1f ;
max_irq = ( max_irq + 1 ) * 32 ;
/*
* The GIC only supports up to 1020 interrupt sources .
* Limit this to either the architected maximum , or the
* platform maximum .
*/
if ( max_irq > max ( 1020 , NR_IRQS ) )
max_irq = max ( 1020 , NR_IRQS ) ;
/*
* Set all global interrupts to be level triggered , active low .
*/
for ( i = 32 ; i < max_irq ; i + = 16 )
writel ( 0 , base + GIC_DIST_CONFIG + i * 4 / 16 ) ;
/*
* Set all global interrupts to this CPU only .
*/
for ( i = 32 ; i < max_irq ; i + = 4 )
writel ( cpumask , base + GIC_DIST_TARGET + i * 4 / 4 ) ;
/*
2010-11-12 02:10:30 +03:00
* Set priority on all global interrupts .
2005-08-19 00:31:00 +04:00
*/
2010-11-12 02:10:30 +03:00
for ( i = 32 ; i < max_irq ; i + = 4 )
2005-08-19 00:31:00 +04:00
writel ( 0xa0a0a0a0 , base + GIC_DIST_PRI + i * 4 / 4 ) ;
/*
2010-11-12 02:10:30 +03:00
* Disable all interrupts . Leave the PPI and SGIs alone
* as these enables are banked registers .
2005-08-19 00:31:00 +04:00
*/
2010-11-12 02:10:30 +03:00
for ( i = 32 ; i < max_irq ; i + = 32 )
2005-08-19 00:31:00 +04:00
writel ( 0xffffffff , base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32 ) ;
/*
* Setup the Linux IRQ subsystem .
*/
2007-02-14 21:14:56 +03:00
for ( i = irq_start ; i < gic_data [ gic_nr ] . irq_offset + max_irq ; i + + ) {
2005-08-19 00:31:00 +04:00
set_irq_chip ( i , & gic_chip ) ;
2007-02-14 21:14:56 +03:00
set_irq_chip_data ( i , & gic_data [ gic_nr ] ) ;
2006-11-23 14:41:32 +03:00
set_irq_handler ( i , handle_level_irq ) ;
2005-08-19 00:31:00 +04:00
set_irq_flags ( i , IRQF_VALID | IRQF_PROBE ) ;
}
writel ( 1 , base + GIC_DIST_CTRL ) ;
}
2007-02-14 21:14:56 +03:00
void __cpuinit gic_cpu_init ( unsigned int gic_nr , void __iomem * base )
2005-08-19 00:31:00 +04:00
{
2010-11-12 02:10:30 +03:00
void __iomem * dist_base ;
int i ;
2007-02-14 21:14:56 +03:00
if ( gic_nr > = MAX_GIC_NR )
BUG ( ) ;
2010-11-12 02:10:30 +03:00
dist_base = gic_data [ gic_nr ] . dist_base ;
BUG_ON ( ! dist_base ) ;
2007-02-14 21:14:56 +03:00
gic_data [ gic_nr ] . cpu_base = base ;
2010-11-12 02:10:30 +03:00
/*
* Deal with the banked PPI and SGI interrupts - disable all
* PPI interrupts , ensure all SGI interrupts are enabled .
*/
writel ( 0xffff0000 , dist_base + GIC_DIST_ENABLE_CLEAR ) ;
writel ( 0x0000ffff , dist_base + GIC_DIST_ENABLE_SET ) ;
/*
* Set priority on PPI and SGI interrupts
*/
for ( i = 0 ; i < 32 ; i + = 4 )
writel ( 0xa0a0a0a0 , dist_base + GIC_DIST_PRI + i * 4 / 4 ) ;
2005-08-19 00:31:00 +04:00
writel ( 0xf0 , base + GIC_CPU_PRIMASK ) ;
writel ( 1 , base + GIC_CPU_CTRL ) ;
}
# ifdef CONFIG_SMP
2009-05-17 19:20:18 +04:00
void gic_raise_softirq ( const struct cpumask * mask , unsigned int irq )
2005-08-19 00:31:00 +04:00
{
2009-05-17 19:20:18 +04:00
unsigned long map = * cpus_addr ( * mask ) ;
2005-08-19 00:31:00 +04:00
2007-02-14 21:14:56 +03:00
/* this always happens on GIC0 */
writel ( map < < 16 | irq , gic_data [ 0 ] . dist_base + GIC_DIST_SOFTINT ) ;
2005-08-19 00:31:00 +04:00
}
# endif