2005-04-16 15:20:36 -07:00
/*
* DECstation 5000 / 200 ( KN02 ) Control and Status Register
* interrupts .
*
2005-06-22 20:56:26 +00:00
* Copyright ( c ) 2002 , 2003 , 2005 Maciej W . Rozycki
2005-04-16 15:20:36 -07:00
*
* This program is free software ; you can redistribute it and / or
* modify it under the terms of the GNU General Public License
* as published by the Free Software Foundation ; either version
* 2 of the License , or ( at your option ) any later version .
*/
# include <linux/init.h>
# include <linux/irq.h>
# include <linux/types.h>
# include <asm/dec/kn02.h>
/*
* Bits 7 : 0 of the Control Register are write - only - - the
* corresponding bits of the Status Register have a different
* meaning . Hence we use a cache . It speeds up things a bit
* as well .
*
* There is no default value - - it has to be initialized .
*/
u32 cached_kn02_csr ;
static int kn02_irq_base ;
2011-03-23 21:08:51 +00:00
static void unmask_kn02_irq ( struct irq_data * d )
2005-04-16 15:20:36 -07:00
{
2005-07-01 16:10:40 +00:00
volatile u32 * csr = ( volatile u32 * ) CKSEG1ADDR ( KN02_SLOT_BASE +
KN02_CSR ) ;
2005-04-16 15:20:36 -07:00
2011-03-23 21:08:51 +00:00
cached_kn02_csr | = ( 1 < < ( d - > irq - kn02_irq_base + 16 ) ) ;
2005-04-16 15:20:36 -07:00
* csr = cached_kn02_csr ;
}
2011-03-23 21:08:51 +00:00
static void mask_kn02_irq ( struct irq_data * d )
2005-04-16 15:20:36 -07:00
{
2005-07-01 16:10:40 +00:00
volatile u32 * csr = ( volatile u32 * ) CKSEG1ADDR ( KN02_SLOT_BASE +
KN02_CSR ) ;
2005-04-16 15:20:36 -07:00
2011-03-23 21:08:51 +00:00
cached_kn02_csr & = ~ ( 1 < < ( d - > irq - kn02_irq_base + 16 ) ) ;
2005-04-16 15:20:36 -07:00
* csr = cached_kn02_csr ;
}
2011-03-23 21:08:51 +00:00
static void ack_kn02_irq ( struct irq_data * d )
2005-04-16 15:20:36 -07:00
{
2011-03-23 21:08:51 +00:00
mask_kn02_irq ( d ) ;
2005-04-16 15:20:36 -07:00
iob ( ) ;
}
2006-07-02 14:41:42 +01:00
static struct irq_chip kn02_irq_type = {
2007-01-15 00:07:25 +09:00
. name = " KN02-CSR " ,
2011-03-23 21:08:51 +00:00
. irq_ack = ack_kn02_irq ,
. irq_mask = mask_kn02_irq ,
. irq_mask_ack = ack_kn02_irq ,
. irq_unmask = unmask_kn02_irq ,
2005-04-16 15:20:36 -07:00
} ;
void __init init_kn02_irqs ( int base )
{
2005-07-01 16:10:40 +00:00
volatile u32 * csr = ( volatile u32 * ) CKSEG1ADDR ( KN02_SLOT_BASE +
KN02_CSR ) ;
2005-04-16 15:20:36 -07:00
int i ;
/* Mask interrupts. */
2005-06-22 20:56:26 +00:00
cached_kn02_csr & = ~ KN02_CSR_IOINTEN ;
2005-04-16 15:20:36 -07:00
* csr = cached_kn02_csr ;
iob ( ) ;
2006-11-02 02:08:36 +09:00
for ( i = base ; i < base + KN02_IRQ_LINES ; i + + )
2011-03-27 15:19:28 +02:00
irq_set_chip_and_handler ( i , & kn02_irq_type , handle_level_irq ) ;
2005-04-16 15:20:36 -07:00
kn02_irq_base = base ;
}