pinctrl: Ingenic: Adjust the sequence of X1830 SSI pin groups.
Adjust the sequence of X1830's SSI related codes to make it consistent with other Ingenic SoCs. Signed-off-by: 周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com> Reviewed-by: Andy Shevchenko <andy.shevchenko@gmail.com> Reviewed-by: Paul Cercueil <paul@crapouillou.net> Link: https://lore.kernel.org/r/1618757073-1724-4-git-send-email-zhouyanjie@wanyeetech.com Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
This commit is contained in:
parent
1d0bd580ef
commit
1101519695
@ -1473,16 +1473,16 @@ static int x1830_ssi0_gpc_pins[] = { 0x4d, };
|
||||
static int x1830_ssi0_ce0_pins[] = { 0x50, };
|
||||
static int x1830_ssi0_ce1_pins[] = { 0x4e, };
|
||||
static int x1830_ssi1_dt_c_pins[] = { 0x53, };
|
||||
static int x1830_ssi1_dr_c_pins[] = { 0x54, };
|
||||
static int x1830_ssi1_clk_c_pins[] = { 0x57, };
|
||||
static int x1830_ssi1_gpc_c_pins[] = { 0x55, };
|
||||
static int x1830_ssi1_ce0_c_pins[] = { 0x58, };
|
||||
static int x1830_ssi1_ce1_c_pins[] = { 0x56, };
|
||||
static int x1830_ssi1_dt_d_pins[] = { 0x62, };
|
||||
static int x1830_ssi1_dr_c_pins[] = { 0x54, };
|
||||
static int x1830_ssi1_dr_d_pins[] = { 0x63, };
|
||||
static int x1830_ssi1_clk_c_pins[] = { 0x57, };
|
||||
static int x1830_ssi1_clk_d_pins[] = { 0x66, };
|
||||
static int x1830_ssi1_gpc_c_pins[] = { 0x55, };
|
||||
static int x1830_ssi1_gpc_d_pins[] = { 0x64, };
|
||||
static int x1830_ssi1_ce0_c_pins[] = { 0x58, };
|
||||
static int x1830_ssi1_ce0_d_pins[] = { 0x67, };
|
||||
static int x1830_ssi1_ce1_c_pins[] = { 0x56, };
|
||||
static int x1830_ssi1_ce1_d_pins[] = { 0x65, };
|
||||
static int x1830_mmc0_1bit_pins[] = { 0x24, 0x25, 0x20, };
|
||||
static int x1830_mmc0_4bit_pins[] = { 0x21, 0x22, 0x23, };
|
||||
|
Loading…
x
Reference in New Issue
Block a user